11646932aSjfb8856606 /* SPDX-License-Identifier: BSD-3-Clause 2d30ea906Sjfb8856606 * Copyright 2017 NXP 32bfe3f2eSlogwang */ 42bfe3f2eSlogwang 52bfe3f2eSlogwang #ifndef __DPAA2_EVENTDEV_H__ 62bfe3f2eSlogwang #define __DPAA2_EVENTDEV_H__ 72bfe3f2eSlogwang 82bfe3f2eSlogwang #include <rte_eventdev_pmd.h> 92bfe3f2eSlogwang #include <rte_eventdev_pmd_vdev.h> 102bfe3f2eSlogwang #include <rte_atomic.h> 112bfe3f2eSlogwang #include <mc/fsl_dpcon.h> 122bfe3f2eSlogwang #include <mc/fsl_mc_sys.h> 132bfe3f2eSlogwang 142bfe3f2eSlogwang #define EVENTDEV_NAME_DPAA2_PMD event_dpaa2 152bfe3f2eSlogwang 162bfe3f2eSlogwang #define DPAA2_EVENT_DEFAULT_DPCI_PRIO 0 172bfe3f2eSlogwang 182bfe3f2eSlogwang #define DPAA2_EVENT_MAX_QUEUES 16 192bfe3f2eSlogwang #define DPAA2_EVENT_MIN_DEQUEUE_TIMEOUT 1 202bfe3f2eSlogwang #define DPAA2_EVENT_MAX_DEQUEUE_TIMEOUT (UINT32_MAX - 1) 21d30ea906Sjfb8856606 #define DPAA2_EVENT_PORT_DEQUEUE_TIMEOUT_NS 100UL 222bfe3f2eSlogwang #define DPAA2_EVENT_MAX_QUEUE_FLOWS 2048 232bfe3f2eSlogwang #define DPAA2_EVENT_MAX_QUEUE_PRIORITY_LEVELS 8 242bfe3f2eSlogwang #define DPAA2_EVENT_MAX_EVENT_PRIORITY_LEVELS 0 252bfe3f2eSlogwang #define DPAA2_EVENT_MAX_PORT_DEQUEUE_DEPTH 8 262bfe3f2eSlogwang #define DPAA2_EVENT_MAX_PORT_ENQUEUE_DEPTH 8 272bfe3f2eSlogwang #define DPAA2_EVENT_MAX_NUM_EVENTS (INT32_MAX - 1) 282bfe3f2eSlogwang 292bfe3f2eSlogwang #define DPAA2_EVENT_QUEUE_ATOMIC_FLOWS 2048 302bfe3f2eSlogwang #define DPAA2_EVENT_QUEUE_ORDER_SEQUENCES 2048 312bfe3f2eSlogwang 322bfe3f2eSlogwang enum { 332bfe3f2eSlogwang DPAA2_EVENT_DPCI_PARALLEL_QUEUE, 342bfe3f2eSlogwang DPAA2_EVENT_DPCI_ATOMIC_QUEUE, 352bfe3f2eSlogwang DPAA2_EVENT_DPCI_MAX_QUEUES 362bfe3f2eSlogwang }; 372bfe3f2eSlogwang 382bfe3f2eSlogwang #define RTE_EVENT_ETH_RX_ADAPTER_DPAA2_CAP \ 392bfe3f2eSlogwang (RTE_EVENT_ETH_RX_ADAPTER_CAP_INTERNAL_PORT | \ 402bfe3f2eSlogwang RTE_EVENT_ETH_RX_ADAPTER_CAP_MULTI_EVENTQ | \ 41*4418919fSjohnjiang RTE_EVENT_ETH_RX_ADAPTER_CAP_OVERRIDE_FLOW_ID | \ 42*4418919fSjohnjiang RTE_EVENT_ETH_TX_ADAPTER_CAP_INTERNAL_PORT) 43d30ea906Sjfb8856606 44d30ea906Sjfb8856606 /**< Crypto Rx adapter cap to return If the packet transfers from 45d30ea906Sjfb8856606 * the cryptodev to eventdev with DPAA2 devices. 46d30ea906Sjfb8856606 */ 47d30ea906Sjfb8856606 #define RTE_EVENT_CRYPTO_ADAPTER_DPAA2_CAP \ 48d30ea906Sjfb8856606 (RTE_EVENT_CRYPTO_ADAPTER_CAP_INTERNAL_PORT_OP_NEW | \ 49d30ea906Sjfb8856606 RTE_EVENT_CRYPTO_ADAPTER_CAP_INTERNAL_PORT_QP_EV_BIND | \ 50d30ea906Sjfb8856606 RTE_EVENT_CRYPTO_ADAPTER_CAP_SESSION_PRIVATE_DATA) 51d30ea906Sjfb8856606 522bfe3f2eSlogwang /**< Ethernet Rx adapter cap to return If the packet transfers from 532bfe3f2eSlogwang * the ethdev to eventdev with DPAA2 devices. 542bfe3f2eSlogwang */ 552bfe3f2eSlogwang 56d30ea906Sjfb8856606 struct dpaa2_eventq { 572bfe3f2eSlogwang /* DPcon device */ 582bfe3f2eSlogwang struct dpaa2_dpcon_dev *dpcon; 592bfe3f2eSlogwang /* Attached DPCI device */ 602bfe3f2eSlogwang struct dpaa2_dpci_dev *dpci; 61d30ea906Sjfb8856606 /* Mapped event port */ 62d30ea906Sjfb8856606 struct dpaa2_io_portal_t *event_port; 632bfe3f2eSlogwang /* Configuration provided by the user */ 642bfe3f2eSlogwang uint32_t event_queue_cfg; 65d30ea906Sjfb8856606 uint32_t event_queue_id; 66d30ea906Sjfb8856606 }; 67d30ea906Sjfb8856606 68d30ea906Sjfb8856606 struct dpaa2_port { 69d30ea906Sjfb8856606 struct dpaa2_eventq evq_info[DPAA2_EVENT_MAX_QUEUES]; 70d30ea906Sjfb8856606 uint8_t num_linked_evq; 71d30ea906Sjfb8856606 uint8_t is_port_linked; 72d30ea906Sjfb8856606 uint64_t timeout_us; 732bfe3f2eSlogwang }; 742bfe3f2eSlogwang 752bfe3f2eSlogwang struct dpaa2_eventdev { 76d30ea906Sjfb8856606 struct dpaa2_eventq evq_info[DPAA2_EVENT_MAX_QUEUES]; 772bfe3f2eSlogwang uint32_t dequeue_timeout_ns; 782bfe3f2eSlogwang uint8_t max_event_queues; 792bfe3f2eSlogwang uint8_t nb_event_queues; 802bfe3f2eSlogwang uint8_t nb_event_ports; 812bfe3f2eSlogwang uint8_t resvd_1; 822bfe3f2eSlogwang uint32_t nb_event_queue_flows; 832bfe3f2eSlogwang uint32_t nb_event_port_dequeue_depth; 842bfe3f2eSlogwang uint32_t nb_event_port_enqueue_depth; 852bfe3f2eSlogwang uint32_t event_dev_cfg; 862bfe3f2eSlogwang }; 872bfe3f2eSlogwang 882bfe3f2eSlogwang struct dpaa2_dpcon_dev *rte_dpaa2_alloc_dpcon_dev(void); 892bfe3f2eSlogwang void rte_dpaa2_free_dpcon_dev(struct dpaa2_dpcon_dev *dpcon); 902bfe3f2eSlogwang 91*4418919fSjohnjiang int test_eventdev_dpaa2(void); 92*4418919fSjohnjiang 932bfe3f2eSlogwang #endif /* __DPAA2_EVENTDEV_H__ */ 94