1*2d9fd380Sjfb8856606 /* SPDX-License-Identifier: BSD-3-Clause
2*2d9fd380Sjfb8856606 *
3*2d9fd380Sjfb8856606 * Copyright(c) 2019-2020 Xilinx, Inc.
4*2d9fd380Sjfb8856606 * Copyright(c) 2016-2019 Solarflare Communications Inc.
5*2d9fd380Sjfb8856606 *
6*2d9fd380Sjfb8856606 * This software was jointly developed between OKTET Labs (under contract
7*2d9fd380Sjfb8856606 * for Solarflare) and Solarflare Communications, Inc.
8*2d9fd380Sjfb8856606 */
9*2d9fd380Sjfb8856606
10*2d9fd380Sjfb8856606 #ifndef _SFC_COMMON_EFSYS_H
11*2d9fd380Sjfb8856606 #define _SFC_COMMON_EFSYS_H
12*2d9fd380Sjfb8856606
13*2d9fd380Sjfb8856606 #include <stdbool.h>
14*2d9fd380Sjfb8856606
15*2d9fd380Sjfb8856606 #include <rte_spinlock.h>
16*2d9fd380Sjfb8856606 #include <rte_byteorder.h>
17*2d9fd380Sjfb8856606 #include <rte_debug.h>
18*2d9fd380Sjfb8856606 #include <rte_memzone.h>
19*2d9fd380Sjfb8856606 #include <rte_memory.h>
20*2d9fd380Sjfb8856606 #include <rte_memcpy.h>
21*2d9fd380Sjfb8856606 #include <rte_cycles.h>
22*2d9fd380Sjfb8856606 #include <rte_prefetch.h>
23*2d9fd380Sjfb8856606 #include <rte_common.h>
24*2d9fd380Sjfb8856606 #include <rte_malloc.h>
25*2d9fd380Sjfb8856606 #include <rte_log.h>
26*2d9fd380Sjfb8856606 #include <rte_io.h>
27*2d9fd380Sjfb8856606
28*2d9fd380Sjfb8856606 #include "sfc_efx_debug.h"
29*2d9fd380Sjfb8856606 #include "sfc_efx_log.h"
30*2d9fd380Sjfb8856606
31*2d9fd380Sjfb8856606 #ifdef __cplusplus
32*2d9fd380Sjfb8856606 extern "C" {
33*2d9fd380Sjfb8856606 #endif
34*2d9fd380Sjfb8856606
35*2d9fd380Sjfb8856606 #define LIBEFX_API __rte_internal
36*2d9fd380Sjfb8856606
37*2d9fd380Sjfb8856606 /* No specific decorations required since functions are local by default */
38*2d9fd380Sjfb8856606 #define LIBEFX_INTERNAL
39*2d9fd380Sjfb8856606
40*2d9fd380Sjfb8856606 #define EFSYS_HAS_UINT64 1
41*2d9fd380Sjfb8856606 #define EFSYS_USE_UINT64 1
42*2d9fd380Sjfb8856606 /*
43*2d9fd380Sjfb8856606 * __SSE2__ is defined by a compiler if target architecture supports
44*2d9fd380Sjfb8856606 * Streaming SIMD Extensions 2 (SSE2). __m128i is a data type used
45*2d9fd380Sjfb8856606 * by the extension instructions.
46*2d9fd380Sjfb8856606 */
47*2d9fd380Sjfb8856606 #if defined(__SSE2__)
48*2d9fd380Sjfb8856606 #define EFSYS_HAS_UINT128 1
49*2d9fd380Sjfb8856606 typedef __m128i efsys_uint128_t;
50*2d9fd380Sjfb8856606 /*
51*2d9fd380Sjfb8856606 * __int128 and unsigned __int128 are compiler extensions (built-in types).
52*2d9fd380Sjfb8856606 * __SIZEOF_INT128__ is defined by the compiler if these data types are
53*2d9fd380Sjfb8856606 * available.
54*2d9fd380Sjfb8856606 */
55*2d9fd380Sjfb8856606 #elif defined(__SIZEOF_INT128__)
56*2d9fd380Sjfb8856606 #define EFSYS_HAS_UINT128 1
57*2d9fd380Sjfb8856606 typedef unsigned __int128 efsys_uint128_t;
58*2d9fd380Sjfb8856606 #else
59*2d9fd380Sjfb8856606 #error Unsigned 128-bit width integers support is required
60*2d9fd380Sjfb8856606 #endif
61*2d9fd380Sjfb8856606
62*2d9fd380Sjfb8856606 #if RTE_BYTE_ORDER == RTE_BIG_ENDIAN
63*2d9fd380Sjfb8856606 #define EFSYS_IS_BIG_ENDIAN 1
64*2d9fd380Sjfb8856606 #define EFSYS_IS_LITTLE_ENDIAN 0
65*2d9fd380Sjfb8856606 #elif RTE_BYTE_ORDER == RTE_LITTLE_ENDIAN
66*2d9fd380Sjfb8856606 #define EFSYS_IS_BIG_ENDIAN 0
67*2d9fd380Sjfb8856606 #define EFSYS_IS_LITTLE_ENDIAN 1
68*2d9fd380Sjfb8856606 #else
69*2d9fd380Sjfb8856606 #error "Cannot determine system endianness"
70*2d9fd380Sjfb8856606 #endif
71*2d9fd380Sjfb8856606
72*2d9fd380Sjfb8856606
73*2d9fd380Sjfb8856606 typedef bool boolean_t;
74*2d9fd380Sjfb8856606
75*2d9fd380Sjfb8856606 #ifndef B_FALSE
76*2d9fd380Sjfb8856606 #define B_FALSE false
77*2d9fd380Sjfb8856606 #endif
78*2d9fd380Sjfb8856606 #ifndef B_TRUE
79*2d9fd380Sjfb8856606 #define B_TRUE true
80*2d9fd380Sjfb8856606 #endif
81*2d9fd380Sjfb8856606
82*2d9fd380Sjfb8856606 /*
83*2d9fd380Sjfb8856606 * RTE_MAX() and RTE_MIN() cannot be used since braced-group within
84*2d9fd380Sjfb8856606 * expression allowed only inside a function, but MAX() is used as
85*2d9fd380Sjfb8856606 * a number of elements in array.
86*2d9fd380Sjfb8856606 */
87*2d9fd380Sjfb8856606 #ifndef MAX
88*2d9fd380Sjfb8856606 #define MAX(v1, v2) ((v1) > (v2) ? (v1) : (v2))
89*2d9fd380Sjfb8856606 #endif
90*2d9fd380Sjfb8856606 #ifndef MIN
91*2d9fd380Sjfb8856606 #define MIN(v1, v2) ((v1) < (v2) ? (v1) : (v2))
92*2d9fd380Sjfb8856606 #endif
93*2d9fd380Sjfb8856606
94*2d9fd380Sjfb8856606 #ifndef ISP2
95*2d9fd380Sjfb8856606 #define ISP2(x) rte_is_power_of_2(x)
96*2d9fd380Sjfb8856606 #endif
97*2d9fd380Sjfb8856606
98*2d9fd380Sjfb8856606 #define ENOTACTIVE ENOTCONN
99*2d9fd380Sjfb8856606
100*2d9fd380Sjfb8856606 static inline void
prefetch_read_many(const volatile void * addr)101*2d9fd380Sjfb8856606 prefetch_read_many(const volatile void *addr)
102*2d9fd380Sjfb8856606 {
103*2d9fd380Sjfb8856606 rte_prefetch0(addr);
104*2d9fd380Sjfb8856606 }
105*2d9fd380Sjfb8856606
106*2d9fd380Sjfb8856606 static inline void
prefetch_read_once(const volatile void * addr)107*2d9fd380Sjfb8856606 prefetch_read_once(const volatile void *addr)
108*2d9fd380Sjfb8856606 {
109*2d9fd380Sjfb8856606 rte_prefetch_non_temporal(addr);
110*2d9fd380Sjfb8856606 }
111*2d9fd380Sjfb8856606
112*2d9fd380Sjfb8856606 /* Code inclusion options */
113*2d9fd380Sjfb8856606
114*2d9fd380Sjfb8856606
115*2d9fd380Sjfb8856606 #define EFSYS_OPT_NAMES 1
116*2d9fd380Sjfb8856606
117*2d9fd380Sjfb8856606 /* Disable SFN5xxx/SFN6xxx since it requires specific support in the PMD */
118*2d9fd380Sjfb8856606 #define EFSYS_OPT_SIENA 0
119*2d9fd380Sjfb8856606 /* Enable SFN7xxx support */
120*2d9fd380Sjfb8856606 #define EFSYS_OPT_HUNTINGTON 1
121*2d9fd380Sjfb8856606 /* Enable SFN8xxx support */
122*2d9fd380Sjfb8856606 #define EFSYS_OPT_MEDFORD 1
123*2d9fd380Sjfb8856606 /* Enable SFN2xxx support */
124*2d9fd380Sjfb8856606 #define EFSYS_OPT_MEDFORD2 1
125*2d9fd380Sjfb8856606 /* Enable Riverhead support */
126*2d9fd380Sjfb8856606 #define EFSYS_OPT_RIVERHEAD 1
127*2d9fd380Sjfb8856606
128*2d9fd380Sjfb8856606 #ifdef RTE_LIBRTE_SFC_EFX_DEBUG
129*2d9fd380Sjfb8856606 #define EFSYS_OPT_CHECK_REG 1
130*2d9fd380Sjfb8856606 #else
131*2d9fd380Sjfb8856606 #define EFSYS_OPT_CHECK_REG 0
132*2d9fd380Sjfb8856606 #endif
133*2d9fd380Sjfb8856606
134*2d9fd380Sjfb8856606 /* MCDI is required for SFN7xxx and SFN8xx */
135*2d9fd380Sjfb8856606 #define EFSYS_OPT_MCDI 1
136*2d9fd380Sjfb8856606 #define EFSYS_OPT_MCDI_LOGGING 1
137*2d9fd380Sjfb8856606 #define EFSYS_OPT_MCDI_PROXY_AUTH 1
138*2d9fd380Sjfb8856606
139*2d9fd380Sjfb8856606 #define EFSYS_OPT_MAC_STATS 1
140*2d9fd380Sjfb8856606
141*2d9fd380Sjfb8856606 #define EFSYS_OPT_LOOPBACK 1
142*2d9fd380Sjfb8856606
143*2d9fd380Sjfb8856606 #define EFSYS_OPT_MON_MCDI 0
144*2d9fd380Sjfb8856606 #define EFSYS_OPT_MON_STATS 0
145*2d9fd380Sjfb8856606
146*2d9fd380Sjfb8856606 #define EFSYS_OPT_PHY_STATS 0
147*2d9fd380Sjfb8856606 #define EFSYS_OPT_BIST 0
148*2d9fd380Sjfb8856606 #define EFSYS_OPT_PHY_LED_CONTROL 0
149*2d9fd380Sjfb8856606 #define EFSYS_OPT_PHY_FLAGS 0
150*2d9fd380Sjfb8856606
151*2d9fd380Sjfb8856606 #define EFSYS_OPT_VPD 0
152*2d9fd380Sjfb8856606 #define EFSYS_OPT_NVRAM 0
153*2d9fd380Sjfb8856606 #define EFSYS_OPT_BOOTCFG 0
154*2d9fd380Sjfb8856606 #define EFSYS_OPT_IMAGE_LAYOUT 0
155*2d9fd380Sjfb8856606
156*2d9fd380Sjfb8856606 #define EFSYS_OPT_DIAG 0
157*2d9fd380Sjfb8856606 #define EFSYS_OPT_RX_SCALE 1
158*2d9fd380Sjfb8856606 #define EFSYS_OPT_QSTATS 0
159*2d9fd380Sjfb8856606 /* Filters support is required for SFN7xxx and SFN8xx */
160*2d9fd380Sjfb8856606 #define EFSYS_OPT_FILTER 1
161*2d9fd380Sjfb8856606 #define EFSYS_OPT_RX_SCATTER 0
162*2d9fd380Sjfb8856606
163*2d9fd380Sjfb8856606 #define EFSYS_OPT_EV_EXTENDED_WIDTH 0
164*2d9fd380Sjfb8856606 #define EFSYS_OPT_EV_PREFETCH 0
165*2d9fd380Sjfb8856606
166*2d9fd380Sjfb8856606 #define EFSYS_OPT_DECODE_INTR_FATAL 0
167*2d9fd380Sjfb8856606
168*2d9fd380Sjfb8856606 #define EFSYS_OPT_LICENSING 0
169*2d9fd380Sjfb8856606
170*2d9fd380Sjfb8856606 #define EFSYS_OPT_ALLOW_UNCONFIGURED_NIC 0
171*2d9fd380Sjfb8856606
172*2d9fd380Sjfb8856606 #define EFSYS_OPT_RX_PACKED_STREAM 0
173*2d9fd380Sjfb8856606
174*2d9fd380Sjfb8856606 #define EFSYS_OPT_RX_ES_SUPER_BUFFER 1
175*2d9fd380Sjfb8856606
176*2d9fd380Sjfb8856606 #define EFSYS_OPT_TUNNEL 1
177*2d9fd380Sjfb8856606
178*2d9fd380Sjfb8856606 #define EFSYS_OPT_FW_SUBVARIANT_AWARE 1
179*2d9fd380Sjfb8856606
180*2d9fd380Sjfb8856606 #define EFSYS_OPT_EVB 1
181*2d9fd380Sjfb8856606
182*2d9fd380Sjfb8856606 #define EFSYS_OPT_MCDI_PROXY_AUTH_SERVER 0
183*2d9fd380Sjfb8856606
184*2d9fd380Sjfb8856606 #define EFSYS_OPT_PCI 1
185*2d9fd380Sjfb8856606
186*2d9fd380Sjfb8856606 #define EFSYS_OPT_DESC_PROXY 0
187*2d9fd380Sjfb8856606
188*2d9fd380Sjfb8856606 #define EFSYS_OPT_MAE 1
189*2d9fd380Sjfb8856606
190*2d9fd380Sjfb8856606 /* ID */
191*2d9fd380Sjfb8856606
192*2d9fd380Sjfb8856606 typedef struct __efsys_identifier_s efsys_identifier_t;
193*2d9fd380Sjfb8856606
194*2d9fd380Sjfb8856606
195*2d9fd380Sjfb8856606 #define EFSYS_PROBE(_name) \
196*2d9fd380Sjfb8856606 do { } while (0)
197*2d9fd380Sjfb8856606
198*2d9fd380Sjfb8856606 #define EFSYS_PROBE1(_name, _type1, _arg1) \
199*2d9fd380Sjfb8856606 do { } while (0)
200*2d9fd380Sjfb8856606
201*2d9fd380Sjfb8856606 #define EFSYS_PROBE2(_name, _type1, _arg1, _type2, _arg2) \
202*2d9fd380Sjfb8856606 do { } while (0)
203*2d9fd380Sjfb8856606
204*2d9fd380Sjfb8856606 #define EFSYS_PROBE3(_name, _type1, _arg1, _type2, _arg2, \
205*2d9fd380Sjfb8856606 _type3, _arg3) \
206*2d9fd380Sjfb8856606 do { } while (0)
207*2d9fd380Sjfb8856606
208*2d9fd380Sjfb8856606 #define EFSYS_PROBE4(_name, _type1, _arg1, _type2, _arg2, \
209*2d9fd380Sjfb8856606 _type3, _arg3, _type4, _arg4) \
210*2d9fd380Sjfb8856606 do { } while (0)
211*2d9fd380Sjfb8856606
212*2d9fd380Sjfb8856606 #define EFSYS_PROBE5(_name, _type1, _arg1, _type2, _arg2, \
213*2d9fd380Sjfb8856606 _type3, _arg3, _type4, _arg4, _type5, _arg5) \
214*2d9fd380Sjfb8856606 do { } while (0)
215*2d9fd380Sjfb8856606
216*2d9fd380Sjfb8856606 #define EFSYS_PROBE6(_name, _type1, _arg1, _type2, _arg2, \
217*2d9fd380Sjfb8856606 _type3, _arg3, _type4, _arg4, _type5, _arg5, \
218*2d9fd380Sjfb8856606 _type6, _arg6) \
219*2d9fd380Sjfb8856606 do { } while (0)
220*2d9fd380Sjfb8856606
221*2d9fd380Sjfb8856606 #define EFSYS_PROBE7(_name, _type1, _arg1, _type2, _arg2, \
222*2d9fd380Sjfb8856606 _type3, _arg3, _type4, _arg4, _type5, _arg5, \
223*2d9fd380Sjfb8856606 _type6, _arg6, _type7, _arg7) \
224*2d9fd380Sjfb8856606 do { } while (0)
225*2d9fd380Sjfb8856606
226*2d9fd380Sjfb8856606
227*2d9fd380Sjfb8856606 /* DMA */
228*2d9fd380Sjfb8856606
229*2d9fd380Sjfb8856606 typedef rte_iova_t efsys_dma_addr_t;
230*2d9fd380Sjfb8856606
231*2d9fd380Sjfb8856606 typedef struct efsys_mem_s {
232*2d9fd380Sjfb8856606 const struct rte_memzone *esm_mz;
233*2d9fd380Sjfb8856606 /*
234*2d9fd380Sjfb8856606 * Ideally it should have volatile qualifier to denote that
235*2d9fd380Sjfb8856606 * the memory may be updated by someone else. However, it adds
236*2d9fd380Sjfb8856606 * qualifier discard warnings when the pointer or its derivative
237*2d9fd380Sjfb8856606 * is passed to memset() or rte_mov16().
238*2d9fd380Sjfb8856606 * So, skip the qualifier here, but make sure that it is added
239*2d9fd380Sjfb8856606 * below in access macros.
240*2d9fd380Sjfb8856606 */
241*2d9fd380Sjfb8856606 void *esm_base;
242*2d9fd380Sjfb8856606 efsys_dma_addr_t esm_addr;
243*2d9fd380Sjfb8856606 } efsys_mem_t;
244*2d9fd380Sjfb8856606
245*2d9fd380Sjfb8856606
246*2d9fd380Sjfb8856606 #define EFSYS_MEM_ZERO(_esmp, _size) \
247*2d9fd380Sjfb8856606 do { \
248*2d9fd380Sjfb8856606 (void)memset((void *)(_esmp)->esm_base, 0, (_size)); \
249*2d9fd380Sjfb8856606 \
250*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
251*2d9fd380Sjfb8856606 } while (B_FALSE)
252*2d9fd380Sjfb8856606
253*2d9fd380Sjfb8856606 #define EFSYS_MEM_READD(_esmp, _offset, _edp) \
254*2d9fd380Sjfb8856606 do { \
255*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esmp)->esm_base; \
256*2d9fd380Sjfb8856606 volatile uint32_t *_addr; \
257*2d9fd380Sjfb8856606 \
258*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
259*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
260*2d9fd380Sjfb8856606 sizeof(efx_dword_t))); \
261*2d9fd380Sjfb8856606 \
262*2d9fd380Sjfb8856606 _addr = (volatile uint32_t *)(_base + (_offset)); \
263*2d9fd380Sjfb8856606 (_edp)->ed_u32[0] = _addr[0]; \
264*2d9fd380Sjfb8856606 \
265*2d9fd380Sjfb8856606 EFSYS_PROBE2(mem_readl, unsigned int, (_offset), \
266*2d9fd380Sjfb8856606 uint32_t, (_edp)->ed_u32[0]); \
267*2d9fd380Sjfb8856606 \
268*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
269*2d9fd380Sjfb8856606 } while (B_FALSE)
270*2d9fd380Sjfb8856606
271*2d9fd380Sjfb8856606 #define EFSYS_MEM_READQ(_esmp, _offset, _eqp) \
272*2d9fd380Sjfb8856606 do { \
273*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esmp)->esm_base; \
274*2d9fd380Sjfb8856606 volatile uint64_t *_addr; \
275*2d9fd380Sjfb8856606 \
276*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
277*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
278*2d9fd380Sjfb8856606 sizeof(efx_qword_t))); \
279*2d9fd380Sjfb8856606 \
280*2d9fd380Sjfb8856606 _addr = (volatile uint64_t *)(_base + (_offset)); \
281*2d9fd380Sjfb8856606 (_eqp)->eq_u64[0] = _addr[0]; \
282*2d9fd380Sjfb8856606 \
283*2d9fd380Sjfb8856606 EFSYS_PROBE3(mem_readq, unsigned int, (_offset), \
284*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[1], \
285*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[0]); \
286*2d9fd380Sjfb8856606 \
287*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
288*2d9fd380Sjfb8856606 } while (B_FALSE)
289*2d9fd380Sjfb8856606
290*2d9fd380Sjfb8856606 #define EFSYS_MEM_READO(_esmp, _offset, _eop) \
291*2d9fd380Sjfb8856606 do { \
292*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esmp)->esm_base; \
293*2d9fd380Sjfb8856606 volatile efsys_uint128_t *_addr; \
294*2d9fd380Sjfb8856606 \
295*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
296*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
297*2d9fd380Sjfb8856606 sizeof(efx_oword_t))); \
298*2d9fd380Sjfb8856606 \
299*2d9fd380Sjfb8856606 _addr = (volatile efsys_uint128_t *)(_base + (_offset));\
300*2d9fd380Sjfb8856606 (_eop)->eo_u128[0] = _addr[0]; \
301*2d9fd380Sjfb8856606 \
302*2d9fd380Sjfb8856606 EFSYS_PROBE5(mem_reado, unsigned int, (_offset), \
303*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[3], \
304*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[2], \
305*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[1], \
306*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[0]); \
307*2d9fd380Sjfb8856606 \
308*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
309*2d9fd380Sjfb8856606 } while (B_FALSE)
310*2d9fd380Sjfb8856606
311*2d9fd380Sjfb8856606
312*2d9fd380Sjfb8856606 #define EFSYS_MEM_WRITED(_esmp, _offset, _edp) \
313*2d9fd380Sjfb8856606 do { \
314*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esmp)->esm_base; \
315*2d9fd380Sjfb8856606 volatile uint32_t *_addr; \
316*2d9fd380Sjfb8856606 \
317*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
318*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
319*2d9fd380Sjfb8856606 sizeof(efx_dword_t))); \
320*2d9fd380Sjfb8856606 \
321*2d9fd380Sjfb8856606 EFSYS_PROBE2(mem_writed, unsigned int, (_offset), \
322*2d9fd380Sjfb8856606 uint32_t, (_edp)->ed_u32[0]); \
323*2d9fd380Sjfb8856606 \
324*2d9fd380Sjfb8856606 _addr = (volatile uint32_t *)(_base + (_offset)); \
325*2d9fd380Sjfb8856606 _addr[0] = (_edp)->ed_u32[0]; \
326*2d9fd380Sjfb8856606 \
327*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
328*2d9fd380Sjfb8856606 } while (B_FALSE)
329*2d9fd380Sjfb8856606
330*2d9fd380Sjfb8856606 #define EFSYS_MEM_WRITEQ(_esmp, _offset, _eqp) \
331*2d9fd380Sjfb8856606 do { \
332*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esmp)->esm_base; \
333*2d9fd380Sjfb8856606 volatile uint64_t *_addr; \
334*2d9fd380Sjfb8856606 \
335*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
336*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
337*2d9fd380Sjfb8856606 sizeof(efx_qword_t))); \
338*2d9fd380Sjfb8856606 \
339*2d9fd380Sjfb8856606 EFSYS_PROBE3(mem_writeq, unsigned int, (_offset), \
340*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[1], \
341*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[0]); \
342*2d9fd380Sjfb8856606 \
343*2d9fd380Sjfb8856606 _addr = (volatile uint64_t *)(_base + (_offset)); \
344*2d9fd380Sjfb8856606 _addr[0] = (_eqp)->eq_u64[0]; \
345*2d9fd380Sjfb8856606 \
346*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
347*2d9fd380Sjfb8856606 } while (B_FALSE)
348*2d9fd380Sjfb8856606
349*2d9fd380Sjfb8856606 #define EFSYS_MEM_WRITEO(_esmp, _offset, _eop) \
350*2d9fd380Sjfb8856606 do { \
351*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esmp)->esm_base; \
352*2d9fd380Sjfb8856606 volatile efsys_uint128_t *_addr; \
353*2d9fd380Sjfb8856606 \
354*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
355*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
356*2d9fd380Sjfb8856606 sizeof(efx_oword_t))); \
357*2d9fd380Sjfb8856606 \
358*2d9fd380Sjfb8856606 \
359*2d9fd380Sjfb8856606 EFSYS_PROBE5(mem_writeo, unsigned int, (_offset), \
360*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[3], \
361*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[2], \
362*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[1], \
363*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[0]); \
364*2d9fd380Sjfb8856606 \
365*2d9fd380Sjfb8856606 _addr = (volatile efsys_uint128_t *)(_base + (_offset));\
366*2d9fd380Sjfb8856606 _addr[0] = (_eop)->eo_u128[0]; \
367*2d9fd380Sjfb8856606 \
368*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
369*2d9fd380Sjfb8856606 } while (B_FALSE)
370*2d9fd380Sjfb8856606
371*2d9fd380Sjfb8856606
372*2d9fd380Sjfb8856606 #define EFSYS_MEM_SIZE(_esmp) \
373*2d9fd380Sjfb8856606 ((_esmp)->esm_mz->len)
374*2d9fd380Sjfb8856606
375*2d9fd380Sjfb8856606 #define EFSYS_MEM_ADDR(_esmp) \
376*2d9fd380Sjfb8856606 ((_esmp)->esm_addr)
377*2d9fd380Sjfb8856606
378*2d9fd380Sjfb8856606 #define EFSYS_MEM_IS_NULL(_esmp) \
379*2d9fd380Sjfb8856606 ((_esmp)->esm_base == NULL)
380*2d9fd380Sjfb8856606
381*2d9fd380Sjfb8856606 #define EFSYS_MEM_PREFETCH(_esmp, _offset) \
382*2d9fd380Sjfb8856606 do { \
383*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esmp)->esm_base; \
384*2d9fd380Sjfb8856606 \
385*2d9fd380Sjfb8856606 rte_prefetch0(_base + (_offset)); \
386*2d9fd380Sjfb8856606 } while (0)
387*2d9fd380Sjfb8856606
388*2d9fd380Sjfb8856606
389*2d9fd380Sjfb8856606 /* BAR */
390*2d9fd380Sjfb8856606
391*2d9fd380Sjfb8856606 typedef struct efsys_bar_s {
392*2d9fd380Sjfb8856606 rte_spinlock_t esb_lock;
393*2d9fd380Sjfb8856606 int esb_rid;
394*2d9fd380Sjfb8856606 struct rte_pci_device *esb_dev;
395*2d9fd380Sjfb8856606 /*
396*2d9fd380Sjfb8856606 * Ideally it should have volatile qualifier to denote that
397*2d9fd380Sjfb8856606 * the memory may be updated by someone else. However, it adds
398*2d9fd380Sjfb8856606 * qualifier discard warnings when the pointer or its derivative
399*2d9fd380Sjfb8856606 * is passed to memset() or rte_mov16().
400*2d9fd380Sjfb8856606 * So, skip the qualifier here, but make sure that it is added
401*2d9fd380Sjfb8856606 * below in access macros.
402*2d9fd380Sjfb8856606 */
403*2d9fd380Sjfb8856606 void *esb_base;
404*2d9fd380Sjfb8856606 } efsys_bar_t;
405*2d9fd380Sjfb8856606
406*2d9fd380Sjfb8856606 #define SFC_BAR_LOCK_INIT(_esbp, _ifname) \
407*2d9fd380Sjfb8856606 do { \
408*2d9fd380Sjfb8856606 rte_spinlock_init(&(_esbp)->esb_lock); \
409*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
410*2d9fd380Sjfb8856606 } while (B_FALSE)
411*2d9fd380Sjfb8856606 #define SFC_BAR_LOCK_DESTROY(_esbp) ((void)0)
412*2d9fd380Sjfb8856606 #define SFC_BAR_LOCK(_esbp) rte_spinlock_lock(&(_esbp)->esb_lock)
413*2d9fd380Sjfb8856606 #define SFC_BAR_UNLOCK(_esbp) rte_spinlock_unlock(&(_esbp)->esb_lock)
414*2d9fd380Sjfb8856606
415*2d9fd380Sjfb8856606 #define EFSYS_BAR_READD(_esbp, _offset, _edp, _lock) \
416*2d9fd380Sjfb8856606 do { \
417*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esbp)->esb_base; \
418*2d9fd380Sjfb8856606 volatile uint32_t *_addr; \
419*2d9fd380Sjfb8856606 \
420*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
421*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
422*2d9fd380Sjfb8856606 sizeof(efx_dword_t))); \
423*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
424*2d9fd380Sjfb8856606 if (_lock) \
425*2d9fd380Sjfb8856606 SFC_BAR_LOCK(_esbp); \
426*2d9fd380Sjfb8856606 \
427*2d9fd380Sjfb8856606 _addr = (volatile uint32_t *)(_base + (_offset)); \
428*2d9fd380Sjfb8856606 rte_rmb(); \
429*2d9fd380Sjfb8856606 (_edp)->ed_u32[0] = rte_read32_relaxed(_addr); \
430*2d9fd380Sjfb8856606 \
431*2d9fd380Sjfb8856606 EFSYS_PROBE2(bar_readd, unsigned int, (_offset), \
432*2d9fd380Sjfb8856606 uint32_t, (_edp)->ed_u32[0]); \
433*2d9fd380Sjfb8856606 \
434*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
435*2d9fd380Sjfb8856606 if (_lock) \
436*2d9fd380Sjfb8856606 SFC_BAR_UNLOCK(_esbp); \
437*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
438*2d9fd380Sjfb8856606 } while (B_FALSE)
439*2d9fd380Sjfb8856606
440*2d9fd380Sjfb8856606 #define EFSYS_BAR_READQ(_esbp, _offset, _eqp) \
441*2d9fd380Sjfb8856606 do { \
442*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esbp)->esb_base; \
443*2d9fd380Sjfb8856606 volatile uint64_t *_addr; \
444*2d9fd380Sjfb8856606 \
445*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
446*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
447*2d9fd380Sjfb8856606 sizeof(efx_qword_t))); \
448*2d9fd380Sjfb8856606 \
449*2d9fd380Sjfb8856606 SFC_BAR_LOCK(_esbp); \
450*2d9fd380Sjfb8856606 \
451*2d9fd380Sjfb8856606 _addr = (volatile uint64_t *)(_base + (_offset)); \
452*2d9fd380Sjfb8856606 rte_rmb(); \
453*2d9fd380Sjfb8856606 (_eqp)->eq_u64[0] = rte_read64_relaxed(_addr); \
454*2d9fd380Sjfb8856606 \
455*2d9fd380Sjfb8856606 EFSYS_PROBE3(bar_readq, unsigned int, (_offset), \
456*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[1], \
457*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[0]); \
458*2d9fd380Sjfb8856606 \
459*2d9fd380Sjfb8856606 SFC_BAR_UNLOCK(_esbp); \
460*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
461*2d9fd380Sjfb8856606 } while (B_FALSE)
462*2d9fd380Sjfb8856606
463*2d9fd380Sjfb8856606 #define EFSYS_BAR_READO(_esbp, _offset, _eop, _lock) \
464*2d9fd380Sjfb8856606 do { \
465*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esbp)->esb_base; \
466*2d9fd380Sjfb8856606 volatile efsys_uint128_t *_addr; \
467*2d9fd380Sjfb8856606 \
468*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
469*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
470*2d9fd380Sjfb8856606 sizeof(efx_oword_t))); \
471*2d9fd380Sjfb8856606 \
472*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
473*2d9fd380Sjfb8856606 if (_lock) \
474*2d9fd380Sjfb8856606 SFC_BAR_LOCK(_esbp); \
475*2d9fd380Sjfb8856606 \
476*2d9fd380Sjfb8856606 _addr = (volatile efsys_uint128_t *)(_base + (_offset));\
477*2d9fd380Sjfb8856606 rte_rmb(); \
478*2d9fd380Sjfb8856606 /* There is no rte_read128_relaxed() yet */ \
479*2d9fd380Sjfb8856606 (_eop)->eo_u128[0] = _addr[0]; \
480*2d9fd380Sjfb8856606 \
481*2d9fd380Sjfb8856606 EFSYS_PROBE5(bar_reado, unsigned int, (_offset), \
482*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[3], \
483*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[2], \
484*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[1], \
485*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[0]); \
486*2d9fd380Sjfb8856606 \
487*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
488*2d9fd380Sjfb8856606 if (_lock) \
489*2d9fd380Sjfb8856606 SFC_BAR_UNLOCK(_esbp); \
490*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
491*2d9fd380Sjfb8856606 } while (B_FALSE)
492*2d9fd380Sjfb8856606
493*2d9fd380Sjfb8856606
494*2d9fd380Sjfb8856606 #define EFSYS_BAR_WRITED(_esbp, _offset, _edp, _lock) \
495*2d9fd380Sjfb8856606 do { \
496*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esbp)->esb_base; \
497*2d9fd380Sjfb8856606 volatile uint32_t *_addr; \
498*2d9fd380Sjfb8856606 \
499*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
500*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
501*2d9fd380Sjfb8856606 sizeof(efx_dword_t))); \
502*2d9fd380Sjfb8856606 \
503*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
504*2d9fd380Sjfb8856606 if (_lock) \
505*2d9fd380Sjfb8856606 SFC_BAR_LOCK(_esbp); \
506*2d9fd380Sjfb8856606 \
507*2d9fd380Sjfb8856606 EFSYS_PROBE2(bar_writed, unsigned int, (_offset), \
508*2d9fd380Sjfb8856606 uint32_t, (_edp)->ed_u32[0]); \
509*2d9fd380Sjfb8856606 \
510*2d9fd380Sjfb8856606 _addr = (volatile uint32_t *)(_base + (_offset)); \
511*2d9fd380Sjfb8856606 rte_write32_relaxed((_edp)->ed_u32[0], _addr); \
512*2d9fd380Sjfb8856606 rte_wmb(); \
513*2d9fd380Sjfb8856606 \
514*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
515*2d9fd380Sjfb8856606 if (_lock) \
516*2d9fd380Sjfb8856606 SFC_BAR_UNLOCK(_esbp); \
517*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
518*2d9fd380Sjfb8856606 } while (B_FALSE)
519*2d9fd380Sjfb8856606
520*2d9fd380Sjfb8856606 #define EFSYS_BAR_WRITEQ(_esbp, _offset, _eqp) \
521*2d9fd380Sjfb8856606 do { \
522*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esbp)->esb_base; \
523*2d9fd380Sjfb8856606 volatile uint64_t *_addr; \
524*2d9fd380Sjfb8856606 \
525*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
526*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
527*2d9fd380Sjfb8856606 sizeof(efx_qword_t))); \
528*2d9fd380Sjfb8856606 \
529*2d9fd380Sjfb8856606 SFC_BAR_LOCK(_esbp); \
530*2d9fd380Sjfb8856606 \
531*2d9fd380Sjfb8856606 EFSYS_PROBE3(bar_writeq, unsigned int, (_offset), \
532*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[1], \
533*2d9fd380Sjfb8856606 uint32_t, (_eqp)->eq_u32[0]); \
534*2d9fd380Sjfb8856606 \
535*2d9fd380Sjfb8856606 _addr = (volatile uint64_t *)(_base + (_offset)); \
536*2d9fd380Sjfb8856606 rte_write64_relaxed((_eqp)->eq_u64[0], _addr); \
537*2d9fd380Sjfb8856606 rte_wmb(); \
538*2d9fd380Sjfb8856606 \
539*2d9fd380Sjfb8856606 SFC_BAR_UNLOCK(_esbp); \
540*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
541*2d9fd380Sjfb8856606 } while (B_FALSE)
542*2d9fd380Sjfb8856606
543*2d9fd380Sjfb8856606 /*
544*2d9fd380Sjfb8856606 * Guarantees 64bit aligned 64bit writes to write combined BAR mapping
545*2d9fd380Sjfb8856606 * (required by PIO hardware).
546*2d9fd380Sjfb8856606 *
547*2d9fd380Sjfb8856606 * Neither VFIO, nor UIO, nor NIC UIO (on FreeBSD) support
548*2d9fd380Sjfb8856606 * write-combined memory mapped to user-land, so just abort if used.
549*2d9fd380Sjfb8856606 */
550*2d9fd380Sjfb8856606 #define EFSYS_BAR_WC_WRITEQ(_esbp, _offset, _eqp) \
551*2d9fd380Sjfb8856606 do { \
552*2d9fd380Sjfb8856606 rte_panic("Write-combined BAR access not supported"); \
553*2d9fd380Sjfb8856606 } while (B_FALSE)
554*2d9fd380Sjfb8856606
555*2d9fd380Sjfb8856606 #define EFSYS_BAR_WRITEO(_esbp, _offset, _eop, _lock) \
556*2d9fd380Sjfb8856606 do { \
557*2d9fd380Sjfb8856606 volatile uint8_t *_base = (_esbp)->esb_base; \
558*2d9fd380Sjfb8856606 volatile efsys_uint128_t *_addr; \
559*2d9fd380Sjfb8856606 \
560*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
561*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(EFX_IS_P2ALIGNED(size_t, _offset, \
562*2d9fd380Sjfb8856606 sizeof(efx_oword_t))); \
563*2d9fd380Sjfb8856606 \
564*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
565*2d9fd380Sjfb8856606 if (_lock) \
566*2d9fd380Sjfb8856606 SFC_BAR_LOCK(_esbp); \
567*2d9fd380Sjfb8856606 \
568*2d9fd380Sjfb8856606 EFSYS_PROBE5(bar_writeo, unsigned int, (_offset), \
569*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[3], \
570*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[2], \
571*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[1], \
572*2d9fd380Sjfb8856606 uint32_t, (_eop)->eo_u32[0]); \
573*2d9fd380Sjfb8856606 \
574*2d9fd380Sjfb8856606 _addr = (volatile efsys_uint128_t *)(_base + (_offset));\
575*2d9fd380Sjfb8856606 /* There is no rte_write128_relaxed() yet */ \
576*2d9fd380Sjfb8856606 _addr[0] = (_eop)->eo_u128[0]; \
577*2d9fd380Sjfb8856606 rte_wmb(); \
578*2d9fd380Sjfb8856606 \
579*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
580*2d9fd380Sjfb8856606 if (_lock) \
581*2d9fd380Sjfb8856606 SFC_BAR_UNLOCK(_esbp); \
582*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
583*2d9fd380Sjfb8856606 } while (B_FALSE)
584*2d9fd380Sjfb8856606
585*2d9fd380Sjfb8856606 /* Use the standard octo-word write for doorbell writes */
586*2d9fd380Sjfb8856606 #define EFSYS_BAR_DOORBELL_WRITEO(_esbp, _offset, _eop) \
587*2d9fd380Sjfb8856606 do { \
588*2d9fd380Sjfb8856606 EFSYS_BAR_WRITEO((_esbp), (_offset), (_eop), B_FALSE); \
589*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
590*2d9fd380Sjfb8856606 } while (B_FALSE)
591*2d9fd380Sjfb8856606
592*2d9fd380Sjfb8856606 /* SPIN */
593*2d9fd380Sjfb8856606
594*2d9fd380Sjfb8856606 #define EFSYS_SPIN(_us) \
595*2d9fd380Sjfb8856606 do { \
596*2d9fd380Sjfb8856606 rte_delay_us(_us); \
597*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
598*2d9fd380Sjfb8856606 } while (B_FALSE)
599*2d9fd380Sjfb8856606
600*2d9fd380Sjfb8856606 #define EFSYS_SLEEP EFSYS_SPIN
601*2d9fd380Sjfb8856606
602*2d9fd380Sjfb8856606 /* BARRIERS */
603*2d9fd380Sjfb8856606
604*2d9fd380Sjfb8856606 #define EFSYS_MEM_READ_BARRIER() rte_rmb()
605*2d9fd380Sjfb8856606 #define EFSYS_PIO_WRITE_BARRIER() rte_io_wmb()
606*2d9fd380Sjfb8856606
607*2d9fd380Sjfb8856606 /* DMA SYNC */
608*2d9fd380Sjfb8856606
609*2d9fd380Sjfb8856606 /*
610*2d9fd380Sjfb8856606 * DPDK does not provide any DMA syncing API, and no PMD drivers
611*2d9fd380Sjfb8856606 * have any traces of explicit DMA syncing.
612*2d9fd380Sjfb8856606 * DMA mapping is assumed to be coherent.
613*2d9fd380Sjfb8856606 */
614*2d9fd380Sjfb8856606
615*2d9fd380Sjfb8856606 #define EFSYS_DMA_SYNC_FOR_KERNEL(_esmp, _offset, _size) ((void)0)
616*2d9fd380Sjfb8856606
617*2d9fd380Sjfb8856606 /* Just avoid store and compiler (impliciltly) reordering */
618*2d9fd380Sjfb8856606 #define EFSYS_DMA_SYNC_FOR_DEVICE(_esmp, _offset, _size) rte_wmb()
619*2d9fd380Sjfb8856606
620*2d9fd380Sjfb8856606 /* TIMESTAMP */
621*2d9fd380Sjfb8856606
622*2d9fd380Sjfb8856606 typedef uint64_t efsys_timestamp_t;
623*2d9fd380Sjfb8856606
624*2d9fd380Sjfb8856606 #define EFSYS_TIMESTAMP(_usp) \
625*2d9fd380Sjfb8856606 do { \
626*2d9fd380Sjfb8856606 *(_usp) = rte_get_timer_cycles() * 1000000 / \
627*2d9fd380Sjfb8856606 rte_get_timer_hz(); \
628*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
629*2d9fd380Sjfb8856606 } while (B_FALSE)
630*2d9fd380Sjfb8856606
631*2d9fd380Sjfb8856606 /* KMEM */
632*2d9fd380Sjfb8856606
633*2d9fd380Sjfb8856606 #define EFSYS_KMEM_ALLOC(_esip, _size, _p) \
634*2d9fd380Sjfb8856606 do { \
635*2d9fd380Sjfb8856606 (_esip) = (_esip); \
636*2d9fd380Sjfb8856606 (_p) = rte_zmalloc("sfc", (_size), 0); \
637*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
638*2d9fd380Sjfb8856606 } while (B_FALSE)
639*2d9fd380Sjfb8856606
640*2d9fd380Sjfb8856606 #define EFSYS_KMEM_FREE(_esip, _size, _p) \
641*2d9fd380Sjfb8856606 do { \
642*2d9fd380Sjfb8856606 (void)(_esip); \
643*2d9fd380Sjfb8856606 (void)(_size); \
644*2d9fd380Sjfb8856606 rte_free((_p)); \
645*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
646*2d9fd380Sjfb8856606 } while (B_FALSE)
647*2d9fd380Sjfb8856606
648*2d9fd380Sjfb8856606 /* LOCK */
649*2d9fd380Sjfb8856606
650*2d9fd380Sjfb8856606 typedef rte_spinlock_t efsys_lock_t;
651*2d9fd380Sjfb8856606
652*2d9fd380Sjfb8856606 #define SFC_EFSYS_LOCK_INIT(_eslp, _ifname, _label) \
653*2d9fd380Sjfb8856606 rte_spinlock_init((_eslp))
654*2d9fd380Sjfb8856606 #define SFC_EFSYS_LOCK_DESTROY(_eslp) ((void)0)
655*2d9fd380Sjfb8856606 #define SFC_EFSYS_LOCK(_eslp) \
656*2d9fd380Sjfb8856606 rte_spinlock_lock((_eslp))
657*2d9fd380Sjfb8856606 #define SFC_EFSYS_UNLOCK(_eslp) \
658*2d9fd380Sjfb8856606 rte_spinlock_unlock((_eslp))
659*2d9fd380Sjfb8856606 #define SFC_EFSYS_LOCK_ASSERT_OWNED(_eslp) \
660*2d9fd380Sjfb8856606 SFC_EFX_ASSERT(rte_spinlock_is_locked((_eslp)))
661*2d9fd380Sjfb8856606
662*2d9fd380Sjfb8856606 typedef int efsys_lock_state_t;
663*2d9fd380Sjfb8856606
664*2d9fd380Sjfb8856606 #define EFSYS_LOCK_MAGIC 0x000010c4
665*2d9fd380Sjfb8856606
666*2d9fd380Sjfb8856606 #define EFSYS_LOCK(_lockp, _state) \
667*2d9fd380Sjfb8856606 do { \
668*2d9fd380Sjfb8856606 SFC_EFSYS_LOCK(_lockp); \
669*2d9fd380Sjfb8856606 (_state) = EFSYS_LOCK_MAGIC; \
670*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
671*2d9fd380Sjfb8856606 } while (B_FALSE)
672*2d9fd380Sjfb8856606
673*2d9fd380Sjfb8856606 #define EFSYS_UNLOCK(_lockp, _state) \
674*2d9fd380Sjfb8856606 do { \
675*2d9fd380Sjfb8856606 SFC_EFX_ASSERT((_state) == EFSYS_LOCK_MAGIC); \
676*2d9fd380Sjfb8856606 SFC_EFSYS_UNLOCK(_lockp); \
677*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
678*2d9fd380Sjfb8856606 } while (B_FALSE)
679*2d9fd380Sjfb8856606
680*2d9fd380Sjfb8856606 /* STAT */
681*2d9fd380Sjfb8856606
682*2d9fd380Sjfb8856606 typedef uint64_t efsys_stat_t;
683*2d9fd380Sjfb8856606
684*2d9fd380Sjfb8856606 #define EFSYS_STAT_INCR(_knp, _delta) \
685*2d9fd380Sjfb8856606 do { \
686*2d9fd380Sjfb8856606 *(_knp) += (_delta); \
687*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
688*2d9fd380Sjfb8856606 } while (B_FALSE)
689*2d9fd380Sjfb8856606
690*2d9fd380Sjfb8856606 #define EFSYS_STAT_DECR(_knp, _delta) \
691*2d9fd380Sjfb8856606 do { \
692*2d9fd380Sjfb8856606 *(_knp) -= (_delta); \
693*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
694*2d9fd380Sjfb8856606 } while (B_FALSE)
695*2d9fd380Sjfb8856606
696*2d9fd380Sjfb8856606 #define EFSYS_STAT_SET(_knp, _val) \
697*2d9fd380Sjfb8856606 do { \
698*2d9fd380Sjfb8856606 *(_knp) = (_val); \
699*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
700*2d9fd380Sjfb8856606 } while (B_FALSE)
701*2d9fd380Sjfb8856606
702*2d9fd380Sjfb8856606 #define EFSYS_STAT_SET_QWORD(_knp, _valp) \
703*2d9fd380Sjfb8856606 do { \
704*2d9fd380Sjfb8856606 *(_knp) = rte_le_to_cpu_64((_valp)->eq_u64[0]); \
705*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
706*2d9fd380Sjfb8856606 } while (B_FALSE)
707*2d9fd380Sjfb8856606
708*2d9fd380Sjfb8856606 #define EFSYS_STAT_SET_DWORD(_knp, _valp) \
709*2d9fd380Sjfb8856606 do { \
710*2d9fd380Sjfb8856606 *(_knp) = rte_le_to_cpu_32((_valp)->ed_u32[0]); \
711*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
712*2d9fd380Sjfb8856606 } while (B_FALSE)
713*2d9fd380Sjfb8856606
714*2d9fd380Sjfb8856606 #define EFSYS_STAT_INCR_QWORD(_knp, _valp) \
715*2d9fd380Sjfb8856606 do { \
716*2d9fd380Sjfb8856606 *(_knp) += rte_le_to_cpu_64((_valp)->eq_u64[0]); \
717*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
718*2d9fd380Sjfb8856606 } while (B_FALSE)
719*2d9fd380Sjfb8856606
720*2d9fd380Sjfb8856606 #define EFSYS_STAT_SUBR_QWORD(_knp, _valp) \
721*2d9fd380Sjfb8856606 do { \
722*2d9fd380Sjfb8856606 *(_knp) -= rte_le_to_cpu_64((_valp)->eq_u64[0]); \
723*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
724*2d9fd380Sjfb8856606 } while (B_FALSE)
725*2d9fd380Sjfb8856606
726*2d9fd380Sjfb8856606 /* ERR */
727*2d9fd380Sjfb8856606
728*2d9fd380Sjfb8856606 #if EFSYS_OPT_DECODE_INTR_FATAL
729*2d9fd380Sjfb8856606 #define EFSYS_ERR(_esip, _code, _dword0, _dword1) \
730*2d9fd380Sjfb8856606 do { \
731*2d9fd380Sjfb8856606 (void)(_esip); \
732*2d9fd380Sjfb8856606 SFC_EFX_LOG(ERR, "FATAL ERROR #%u (0x%08x%08x)", \
733*2d9fd380Sjfb8856606 (_code), (_dword0), (_dword1)); \
734*2d9fd380Sjfb8856606 _NOTE(CONSTANTCONDITION); \
735*2d9fd380Sjfb8856606 } while (B_FALSE)
736*2d9fd380Sjfb8856606 #endif
737*2d9fd380Sjfb8856606
738*2d9fd380Sjfb8856606 /* ASSERT */
739*2d9fd380Sjfb8856606
740*2d9fd380Sjfb8856606 /* RTE_VERIFY from DPDK treats expressions with % operator incorrectly,
741*2d9fd380Sjfb8856606 * so we re-implement it here
742*2d9fd380Sjfb8856606 */
743*2d9fd380Sjfb8856606 #ifdef RTE_LIBRTE_SFC_EFX_DEBUG
744*2d9fd380Sjfb8856606 #define EFSYS_ASSERT(_exp) \
745*2d9fd380Sjfb8856606 do { \
746*2d9fd380Sjfb8856606 if (unlikely(!(_exp))) \
747*2d9fd380Sjfb8856606 rte_panic("line %d\tassert \"%s\" failed\n", \
748*2d9fd380Sjfb8856606 __LINE__, (#_exp)); \
749*2d9fd380Sjfb8856606 } while (0)
750*2d9fd380Sjfb8856606 #else
751*2d9fd380Sjfb8856606 #define EFSYS_ASSERT(_exp) (void)(_exp)
752*2d9fd380Sjfb8856606 #endif
753*2d9fd380Sjfb8856606
754*2d9fd380Sjfb8856606 #define EFSYS_ASSERT3(_x, _op, _y, _t) EFSYS_ASSERT((_t)(_x) _op (_t)(_y))
755*2d9fd380Sjfb8856606
756*2d9fd380Sjfb8856606 #define EFSYS_ASSERT3U(_x, _op, _y) EFSYS_ASSERT3(_x, _op, _y, uint64_t)
757*2d9fd380Sjfb8856606 #define EFSYS_ASSERT3S(_x, _op, _y) EFSYS_ASSERT3(_x, _op, _y, int64_t)
758*2d9fd380Sjfb8856606 #define EFSYS_ASSERT3P(_x, _op, _y) EFSYS_ASSERT3(_x, _op, _y, uintptr_t)
759*2d9fd380Sjfb8856606
760*2d9fd380Sjfb8856606 /* ROTATE */
761*2d9fd380Sjfb8856606
762*2d9fd380Sjfb8856606 #define EFSYS_HAS_ROTL_DWORD 0
763*2d9fd380Sjfb8856606
764*2d9fd380Sjfb8856606 /* PCI */
765*2d9fd380Sjfb8856606
766*2d9fd380Sjfb8856606 typedef struct efsys_pci_config_s {
767*2d9fd380Sjfb8856606 struct rte_pci_device *espc_dev;
768*2d9fd380Sjfb8856606 } efsys_pci_config_t;
769*2d9fd380Sjfb8856606
770*2d9fd380Sjfb8856606 #ifdef __cplusplus
771*2d9fd380Sjfb8856606 }
772*2d9fd380Sjfb8856606 #endif
773*2d9fd380Sjfb8856606
774*2d9fd380Sjfb8856606 #endif /* _SFC_COMMON_EFSYS_H */
775