1d30ea906Sjfb8856606 /*
2d30ea906Sjfb8856606 * SPDX-License-Identifier: BSD-3-Clause
3d30ea906Sjfb8856606 * Copyright 2017 Cavium, Inc.
4d30ea906Sjfb8856606 */
5d30ea906Sjfb8856606
6d30ea906Sjfb8856606 #include "test_pipeline_common.h"
7d30ea906Sjfb8856606
8d30ea906Sjfb8856606 /* See http://doc.dpdk.org/guides/tools/testeventdev.html for test details */
9d30ea906Sjfb8856606
10d30ea906Sjfb8856606 static __rte_always_inline int
pipeline_queue_nb_event_queues(struct evt_options * opt)11d30ea906Sjfb8856606 pipeline_queue_nb_event_queues(struct evt_options *opt)
12d30ea906Sjfb8856606 {
13d30ea906Sjfb8856606 uint16_t eth_count = rte_eth_dev_count_avail();
14d30ea906Sjfb8856606
15d30ea906Sjfb8856606 return (eth_count * opt->nb_stages) + eth_count;
16d30ea906Sjfb8856606 }
17d30ea906Sjfb8856606
18d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_single_stage_tx(void * arg)19d30ea906Sjfb8856606 pipeline_queue_worker_single_stage_tx(void *arg)
20d30ea906Sjfb8856606 {
21d30ea906Sjfb8856606 PIPELINE_WORKER_SINGLE_STAGE_INIT;
22d30ea906Sjfb8856606
23d30ea906Sjfb8856606 while (t->done == false) {
24d30ea906Sjfb8856606 uint16_t event = rte_event_dequeue_burst(dev, port, &ev, 1, 0);
25d30ea906Sjfb8856606
26d30ea906Sjfb8856606 if (!event) {
27d30ea906Sjfb8856606 rte_pause();
28d30ea906Sjfb8856606 continue;
29d30ea906Sjfb8856606 }
30d30ea906Sjfb8856606
31d30ea906Sjfb8856606 if (ev.sched_type == RTE_SCHED_TYPE_ATOMIC) {
32d30ea906Sjfb8856606 pipeline_event_tx(dev, port, &ev);
33d30ea906Sjfb8856606 w->processed_pkts++;
34d30ea906Sjfb8856606 } else {
35d30ea906Sjfb8856606 ev.queue_id++;
36d30ea906Sjfb8856606 pipeline_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC);
37d30ea906Sjfb8856606 pipeline_event_enqueue(dev, port, &ev);
38d30ea906Sjfb8856606 }
39d30ea906Sjfb8856606 }
40d30ea906Sjfb8856606
41d30ea906Sjfb8856606 return 0;
42d30ea906Sjfb8856606 }
43d30ea906Sjfb8856606
44d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_single_stage_fwd(void * arg)45d30ea906Sjfb8856606 pipeline_queue_worker_single_stage_fwd(void *arg)
46d30ea906Sjfb8856606 {
47d30ea906Sjfb8856606 PIPELINE_WORKER_SINGLE_STAGE_INIT;
48d30ea906Sjfb8856606 const uint8_t *tx_queue = t->tx_evqueue_id;
49d30ea906Sjfb8856606
50d30ea906Sjfb8856606 while (t->done == false) {
51d30ea906Sjfb8856606 uint16_t event = rte_event_dequeue_burst(dev, port, &ev, 1, 0);
52d30ea906Sjfb8856606
53d30ea906Sjfb8856606 if (!event) {
54d30ea906Sjfb8856606 rte_pause();
55d30ea906Sjfb8856606 continue;
56d30ea906Sjfb8856606 }
57d30ea906Sjfb8856606
58d30ea906Sjfb8856606 ev.queue_id = tx_queue[ev.mbuf->port];
59d30ea906Sjfb8856606 rte_event_eth_tx_adapter_txq_set(ev.mbuf, 0);
60d30ea906Sjfb8856606 pipeline_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC);
61d30ea906Sjfb8856606 pipeline_event_enqueue(dev, port, &ev);
62d30ea906Sjfb8856606 w->processed_pkts++;
63d30ea906Sjfb8856606 }
64d30ea906Sjfb8856606
65d30ea906Sjfb8856606 return 0;
66d30ea906Sjfb8856606 }
67d30ea906Sjfb8856606
68d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_single_stage_burst_tx(void * arg)69d30ea906Sjfb8856606 pipeline_queue_worker_single_stage_burst_tx(void *arg)
70d30ea906Sjfb8856606 {
71d30ea906Sjfb8856606 PIPELINE_WORKER_SINGLE_STAGE_BURST_INIT;
72d30ea906Sjfb8856606
73d30ea906Sjfb8856606 while (t->done == false) {
74d30ea906Sjfb8856606 uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev,
75d30ea906Sjfb8856606 BURST_SIZE, 0);
76d30ea906Sjfb8856606
77d30ea906Sjfb8856606 if (!nb_rx) {
78d30ea906Sjfb8856606 rte_pause();
79d30ea906Sjfb8856606 continue;
80d30ea906Sjfb8856606 }
81d30ea906Sjfb8856606
82d30ea906Sjfb8856606 for (i = 0; i < nb_rx; i++) {
83d30ea906Sjfb8856606 rte_prefetch0(ev[i + 1].mbuf);
84d30ea906Sjfb8856606 if (ev[i].sched_type == RTE_SCHED_TYPE_ATOMIC) {
85d30ea906Sjfb8856606 pipeline_event_tx(dev, port, &ev[i]);
86d30ea906Sjfb8856606 ev[i].op = RTE_EVENT_OP_RELEASE;
87d30ea906Sjfb8856606 w->processed_pkts++;
88d30ea906Sjfb8856606 } else {
89d30ea906Sjfb8856606 ev[i].queue_id++;
90d30ea906Sjfb8856606 pipeline_fwd_event(&ev[i],
91d30ea906Sjfb8856606 RTE_SCHED_TYPE_ATOMIC);
92d30ea906Sjfb8856606 }
93d30ea906Sjfb8856606 }
94d30ea906Sjfb8856606
95d30ea906Sjfb8856606 pipeline_event_enqueue_burst(dev, port, ev, nb_rx);
96d30ea906Sjfb8856606 }
97d30ea906Sjfb8856606
98d30ea906Sjfb8856606 return 0;
99d30ea906Sjfb8856606 }
100d30ea906Sjfb8856606
101d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_single_stage_burst_fwd(void * arg)102d30ea906Sjfb8856606 pipeline_queue_worker_single_stage_burst_fwd(void *arg)
103d30ea906Sjfb8856606 {
104d30ea906Sjfb8856606 PIPELINE_WORKER_SINGLE_STAGE_BURST_INIT;
105d30ea906Sjfb8856606 const uint8_t *tx_queue = t->tx_evqueue_id;
106d30ea906Sjfb8856606
107d30ea906Sjfb8856606 while (t->done == false) {
108d30ea906Sjfb8856606 uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev,
109d30ea906Sjfb8856606 BURST_SIZE, 0);
110d30ea906Sjfb8856606
111d30ea906Sjfb8856606 if (!nb_rx) {
112d30ea906Sjfb8856606 rte_pause();
113d30ea906Sjfb8856606 continue;
114d30ea906Sjfb8856606 }
115d30ea906Sjfb8856606
116d30ea906Sjfb8856606 for (i = 0; i < nb_rx; i++) {
117d30ea906Sjfb8856606 rte_prefetch0(ev[i + 1].mbuf);
118d30ea906Sjfb8856606 ev[i].queue_id = tx_queue[ev[i].mbuf->port];
119d30ea906Sjfb8856606 rte_event_eth_tx_adapter_txq_set(ev[i].mbuf, 0);
120d30ea906Sjfb8856606 pipeline_fwd_event(&ev[i], RTE_SCHED_TYPE_ATOMIC);
121d30ea906Sjfb8856606 }
122d30ea906Sjfb8856606
123d30ea906Sjfb8856606 pipeline_event_enqueue_burst(dev, port, ev, nb_rx);
124d30ea906Sjfb8856606 w->processed_pkts += nb_rx;
125d30ea906Sjfb8856606 }
126d30ea906Sjfb8856606
127d30ea906Sjfb8856606 return 0;
128d30ea906Sjfb8856606 }
129d30ea906Sjfb8856606
130d30ea906Sjfb8856606
131d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_multi_stage_tx(void * arg)132d30ea906Sjfb8856606 pipeline_queue_worker_multi_stage_tx(void *arg)
133d30ea906Sjfb8856606 {
134d30ea906Sjfb8856606 PIPELINE_WORKER_MULTI_STAGE_INIT;
135d30ea906Sjfb8856606 const uint8_t *tx_queue = t->tx_evqueue_id;
136d30ea906Sjfb8856606
137d30ea906Sjfb8856606 while (t->done == false) {
138d30ea906Sjfb8856606 uint16_t event = rte_event_dequeue_burst(dev, port, &ev, 1, 0);
139d30ea906Sjfb8856606
140d30ea906Sjfb8856606 if (!event) {
141d30ea906Sjfb8856606 rte_pause();
142d30ea906Sjfb8856606 continue;
143d30ea906Sjfb8856606 }
144d30ea906Sjfb8856606
145d30ea906Sjfb8856606 cq_id = ev.queue_id % nb_stages;
146d30ea906Sjfb8856606
147d30ea906Sjfb8856606 if (ev.queue_id == tx_queue[ev.mbuf->port]) {
148d30ea906Sjfb8856606 pipeline_event_tx(dev, port, &ev);
149d30ea906Sjfb8856606 w->processed_pkts++;
150d30ea906Sjfb8856606 continue;
151d30ea906Sjfb8856606 }
152d30ea906Sjfb8856606
153d30ea906Sjfb8856606 ev.queue_id++;
154d30ea906Sjfb8856606 pipeline_fwd_event(&ev, cq_id != last_queue ?
155d30ea906Sjfb8856606 sched_type_list[cq_id] :
156d30ea906Sjfb8856606 RTE_SCHED_TYPE_ATOMIC);
157d30ea906Sjfb8856606 pipeline_event_enqueue(dev, port, &ev);
158d30ea906Sjfb8856606 }
159d30ea906Sjfb8856606
160d30ea906Sjfb8856606 return 0;
161d30ea906Sjfb8856606 }
162d30ea906Sjfb8856606
163d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_multi_stage_fwd(void * arg)164d30ea906Sjfb8856606 pipeline_queue_worker_multi_stage_fwd(void *arg)
165d30ea906Sjfb8856606 {
166d30ea906Sjfb8856606 PIPELINE_WORKER_MULTI_STAGE_INIT;
167d30ea906Sjfb8856606 const uint8_t *tx_queue = t->tx_evqueue_id;
168d30ea906Sjfb8856606
169d30ea906Sjfb8856606 while (t->done == false) {
170d30ea906Sjfb8856606 uint16_t event = rte_event_dequeue_burst(dev, port, &ev, 1, 0);
171d30ea906Sjfb8856606
172d30ea906Sjfb8856606 if (!event) {
173d30ea906Sjfb8856606 rte_pause();
174d30ea906Sjfb8856606 continue;
175d30ea906Sjfb8856606 }
176d30ea906Sjfb8856606
177d30ea906Sjfb8856606 cq_id = ev.queue_id % nb_stages;
178d30ea906Sjfb8856606
179d30ea906Sjfb8856606 if (cq_id == last_queue) {
180d30ea906Sjfb8856606 ev.queue_id = tx_queue[ev.mbuf->port];
181d30ea906Sjfb8856606 rte_event_eth_tx_adapter_txq_set(ev.mbuf, 0);
182d30ea906Sjfb8856606 pipeline_fwd_event(&ev, RTE_SCHED_TYPE_ATOMIC);
183d30ea906Sjfb8856606 w->processed_pkts++;
184d30ea906Sjfb8856606 } else {
185d30ea906Sjfb8856606 ev.queue_id++;
186d30ea906Sjfb8856606 pipeline_fwd_event(&ev, sched_type_list[cq_id]);
187d30ea906Sjfb8856606 }
188d30ea906Sjfb8856606
189d30ea906Sjfb8856606 pipeline_event_enqueue(dev, port, &ev);
190d30ea906Sjfb8856606 }
191d30ea906Sjfb8856606
192d30ea906Sjfb8856606 return 0;
193d30ea906Sjfb8856606 }
194d30ea906Sjfb8856606
195d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_multi_stage_burst_tx(void * arg)196d30ea906Sjfb8856606 pipeline_queue_worker_multi_stage_burst_tx(void *arg)
197d30ea906Sjfb8856606 {
198d30ea906Sjfb8856606 PIPELINE_WORKER_MULTI_STAGE_BURST_INIT;
199d30ea906Sjfb8856606 const uint8_t *tx_queue = t->tx_evqueue_id;
200d30ea906Sjfb8856606
201d30ea906Sjfb8856606 while (t->done == false) {
202d30ea906Sjfb8856606 uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev,
203d30ea906Sjfb8856606 BURST_SIZE, 0);
204d30ea906Sjfb8856606
205d30ea906Sjfb8856606 if (!nb_rx) {
206d30ea906Sjfb8856606 rte_pause();
207d30ea906Sjfb8856606 continue;
208d30ea906Sjfb8856606 }
209d30ea906Sjfb8856606
210d30ea906Sjfb8856606 for (i = 0; i < nb_rx; i++) {
211d30ea906Sjfb8856606 rte_prefetch0(ev[i + 1].mbuf);
212d30ea906Sjfb8856606 cq_id = ev[i].queue_id % nb_stages;
213d30ea906Sjfb8856606
214d30ea906Sjfb8856606 if (ev[i].queue_id == tx_queue[ev[i].mbuf->port]) {
215d30ea906Sjfb8856606 pipeline_event_tx(dev, port, &ev[i]);
216d30ea906Sjfb8856606 ev[i].op = RTE_EVENT_OP_RELEASE;
217d30ea906Sjfb8856606 w->processed_pkts++;
218d30ea906Sjfb8856606 continue;
219d30ea906Sjfb8856606 }
220d30ea906Sjfb8856606
221d30ea906Sjfb8856606 ev[i].queue_id++;
222d30ea906Sjfb8856606 pipeline_fwd_event(&ev[i], cq_id != last_queue ?
223d30ea906Sjfb8856606 sched_type_list[cq_id] :
224d30ea906Sjfb8856606 RTE_SCHED_TYPE_ATOMIC);
225d30ea906Sjfb8856606 }
226d30ea906Sjfb8856606
227d30ea906Sjfb8856606 pipeline_event_enqueue_burst(dev, port, ev, nb_rx);
228d30ea906Sjfb8856606 }
229d30ea906Sjfb8856606
230d30ea906Sjfb8856606 return 0;
231d30ea906Sjfb8856606 }
232d30ea906Sjfb8856606
233d30ea906Sjfb8856606 static __rte_noinline int
pipeline_queue_worker_multi_stage_burst_fwd(void * arg)234d30ea906Sjfb8856606 pipeline_queue_worker_multi_stage_burst_fwd(void *arg)
235d30ea906Sjfb8856606 {
236d30ea906Sjfb8856606 PIPELINE_WORKER_MULTI_STAGE_BURST_INIT;
237d30ea906Sjfb8856606 const uint8_t *tx_queue = t->tx_evqueue_id;
238d30ea906Sjfb8856606
239d30ea906Sjfb8856606 while (t->done == false) {
240d30ea906Sjfb8856606 uint16_t nb_rx = rte_event_dequeue_burst(dev, port, ev,
241d30ea906Sjfb8856606 BURST_SIZE, 0);
242d30ea906Sjfb8856606
243d30ea906Sjfb8856606 if (!nb_rx) {
244d30ea906Sjfb8856606 rte_pause();
245d30ea906Sjfb8856606 continue;
246d30ea906Sjfb8856606 }
247d30ea906Sjfb8856606
248d30ea906Sjfb8856606 for (i = 0; i < nb_rx; i++) {
249d30ea906Sjfb8856606 rte_prefetch0(ev[i + 1].mbuf);
250d30ea906Sjfb8856606 cq_id = ev[i].queue_id % nb_stages;
251d30ea906Sjfb8856606
252d30ea906Sjfb8856606 if (cq_id == last_queue) {
253d30ea906Sjfb8856606 ev[i].queue_id = tx_queue[ev[i].mbuf->port];
254d30ea906Sjfb8856606 rte_event_eth_tx_adapter_txq_set(ev[i].mbuf, 0);
255d30ea906Sjfb8856606 pipeline_fwd_event(&ev[i],
256d30ea906Sjfb8856606 RTE_SCHED_TYPE_ATOMIC);
257d30ea906Sjfb8856606 w->processed_pkts++;
258d30ea906Sjfb8856606 } else {
259d30ea906Sjfb8856606 ev[i].queue_id++;
260d30ea906Sjfb8856606 pipeline_fwd_event(&ev[i],
261d30ea906Sjfb8856606 sched_type_list[cq_id]);
262d30ea906Sjfb8856606 }
263d30ea906Sjfb8856606 }
264d30ea906Sjfb8856606
265d30ea906Sjfb8856606 pipeline_event_enqueue_burst(dev, port, ev, nb_rx);
266d30ea906Sjfb8856606 }
267d30ea906Sjfb8856606
268d30ea906Sjfb8856606 return 0;
269d30ea906Sjfb8856606 }
270d30ea906Sjfb8856606
271d30ea906Sjfb8856606 static int
worker_wrapper(void * arg)272d30ea906Sjfb8856606 worker_wrapper(void *arg)
273d30ea906Sjfb8856606 {
274d30ea906Sjfb8856606 struct worker_data *w = arg;
275d30ea906Sjfb8856606 struct evt_options *opt = w->t->opt;
276d30ea906Sjfb8856606 const bool burst = evt_has_burst_mode(w->dev_id);
277d30ea906Sjfb8856606 const bool internal_port = w->t->internal_port;
278d30ea906Sjfb8856606 const uint8_t nb_stages = opt->nb_stages;
279d30ea906Sjfb8856606 RTE_SET_USED(opt);
280d30ea906Sjfb8856606
281d30ea906Sjfb8856606 if (nb_stages == 1) {
282d30ea906Sjfb8856606 if (!burst && internal_port)
283d30ea906Sjfb8856606 return pipeline_queue_worker_single_stage_tx(arg);
284d30ea906Sjfb8856606 else if (!burst && !internal_port)
285d30ea906Sjfb8856606 return pipeline_queue_worker_single_stage_fwd(arg);
286d30ea906Sjfb8856606 else if (burst && internal_port)
287d30ea906Sjfb8856606 return pipeline_queue_worker_single_stage_burst_tx(arg);
288d30ea906Sjfb8856606 else if (burst && !internal_port)
289d30ea906Sjfb8856606 return pipeline_queue_worker_single_stage_burst_fwd(
290d30ea906Sjfb8856606 arg);
291d30ea906Sjfb8856606 } else {
292d30ea906Sjfb8856606 if (!burst && internal_port)
293d30ea906Sjfb8856606 return pipeline_queue_worker_multi_stage_tx(arg);
294d30ea906Sjfb8856606 else if (!burst && !internal_port)
295d30ea906Sjfb8856606 return pipeline_queue_worker_multi_stage_fwd(arg);
296d30ea906Sjfb8856606 else if (burst && internal_port)
297d30ea906Sjfb8856606 return pipeline_queue_worker_multi_stage_burst_tx(arg);
298d30ea906Sjfb8856606 else if (burst && !internal_port)
299d30ea906Sjfb8856606 return pipeline_queue_worker_multi_stage_burst_fwd(arg);
300d30ea906Sjfb8856606
301d30ea906Sjfb8856606 }
302d30ea906Sjfb8856606 rte_panic("invalid worker\n");
303d30ea906Sjfb8856606 }
304d30ea906Sjfb8856606
305d30ea906Sjfb8856606 static int
pipeline_queue_launch_lcores(struct evt_test * test,struct evt_options * opt)306d30ea906Sjfb8856606 pipeline_queue_launch_lcores(struct evt_test *test, struct evt_options *opt)
307d30ea906Sjfb8856606 {
308d30ea906Sjfb8856606 return pipeline_launch_lcores(test, opt, worker_wrapper);
309d30ea906Sjfb8856606 }
310d30ea906Sjfb8856606
311d30ea906Sjfb8856606 static int
pipeline_queue_eventdev_setup(struct evt_test * test,struct evt_options * opt)312d30ea906Sjfb8856606 pipeline_queue_eventdev_setup(struct evt_test *test, struct evt_options *opt)
313d30ea906Sjfb8856606 {
314d30ea906Sjfb8856606 int ret;
315d30ea906Sjfb8856606 int nb_ports;
316d30ea906Sjfb8856606 int nb_queues;
317d30ea906Sjfb8856606 int nb_stages = opt->nb_stages;
318d30ea906Sjfb8856606 uint8_t queue;
319d30ea906Sjfb8856606 uint8_t tx_evport_id = 0;
320d30ea906Sjfb8856606 uint8_t tx_evqueue_id[RTE_MAX_ETHPORTS];
321d30ea906Sjfb8856606 uint8_t queue_arr[RTE_EVENT_MAX_QUEUES_PER_DEV];
322d30ea906Sjfb8856606 uint8_t nb_worker_queues = 0;
323d30ea906Sjfb8856606 uint16_t prod = 0;
324d30ea906Sjfb8856606 struct rte_event_dev_info info;
325d30ea906Sjfb8856606 struct test_pipeline *t = evt_test_priv(test);
326d30ea906Sjfb8856606
327d30ea906Sjfb8856606 nb_ports = evt_nr_active_lcores(opt->wlcores);
328d30ea906Sjfb8856606 nb_queues = rte_eth_dev_count_avail() * (nb_stages);
329d30ea906Sjfb8856606
330d30ea906Sjfb8856606 /* One queue for Tx adapter per port */
331d30ea906Sjfb8856606 nb_queues += rte_eth_dev_count_avail();
332d30ea906Sjfb8856606
333d30ea906Sjfb8856606 memset(tx_evqueue_id, 0, sizeof(uint8_t) * RTE_MAX_ETHPORTS);
334d30ea906Sjfb8856606 memset(queue_arr, 0, sizeof(uint8_t) * RTE_EVENT_MAX_QUEUES_PER_DEV);
335d30ea906Sjfb8856606
336d30ea906Sjfb8856606 rte_event_dev_info_get(opt->dev_id, &info);
337*4418919fSjohnjiang ret = evt_configure_eventdev(opt, nb_queues, nb_ports);
338d30ea906Sjfb8856606 if (ret) {
339d30ea906Sjfb8856606 evt_err("failed to configure eventdev %d", opt->dev_id);
340d30ea906Sjfb8856606 return ret;
341d30ea906Sjfb8856606 }
342d30ea906Sjfb8856606
343d30ea906Sjfb8856606 struct rte_event_queue_conf q_conf = {
344d30ea906Sjfb8856606 .priority = RTE_EVENT_DEV_PRIORITY_NORMAL,
345d30ea906Sjfb8856606 .nb_atomic_flows = opt->nb_flows,
346d30ea906Sjfb8856606 .nb_atomic_order_sequences = opt->nb_flows,
347d30ea906Sjfb8856606 };
348d30ea906Sjfb8856606 /* queue configurations */
349d30ea906Sjfb8856606 for (queue = 0; queue < nb_queues; queue++) {
350d30ea906Sjfb8856606 uint8_t slot;
351d30ea906Sjfb8856606
352d30ea906Sjfb8856606 q_conf.event_queue_cfg = 0;
353d30ea906Sjfb8856606 slot = queue % (nb_stages + 1);
354d30ea906Sjfb8856606 if (slot == nb_stages) {
355d30ea906Sjfb8856606 q_conf.schedule_type = RTE_SCHED_TYPE_ATOMIC;
356d30ea906Sjfb8856606 if (!t->internal_port) {
357d30ea906Sjfb8856606 q_conf.event_queue_cfg =
358d30ea906Sjfb8856606 RTE_EVENT_QUEUE_CFG_SINGLE_LINK;
359d30ea906Sjfb8856606 }
360d30ea906Sjfb8856606 tx_evqueue_id[prod++] = queue;
361d30ea906Sjfb8856606 } else {
362d30ea906Sjfb8856606 q_conf.schedule_type = opt->sched_type_list[slot];
363d30ea906Sjfb8856606 queue_arr[nb_worker_queues] = queue;
364d30ea906Sjfb8856606 nb_worker_queues++;
365d30ea906Sjfb8856606 }
366d30ea906Sjfb8856606
367d30ea906Sjfb8856606 ret = rte_event_queue_setup(opt->dev_id, queue, &q_conf);
368d30ea906Sjfb8856606 if (ret) {
369d30ea906Sjfb8856606 evt_err("failed to setup queue=%d", queue);
370d30ea906Sjfb8856606 return ret;
371d30ea906Sjfb8856606 }
372d30ea906Sjfb8856606 }
373d30ea906Sjfb8856606
374d30ea906Sjfb8856606 if (opt->wkr_deq_dep > info.max_event_port_dequeue_depth)
375d30ea906Sjfb8856606 opt->wkr_deq_dep = info.max_event_port_dequeue_depth;
376d30ea906Sjfb8856606
377d30ea906Sjfb8856606 /* port configuration */
378d30ea906Sjfb8856606 const struct rte_event_port_conf p_conf = {
379d30ea906Sjfb8856606 .dequeue_depth = opt->wkr_deq_dep,
380d30ea906Sjfb8856606 .enqueue_depth = info.max_event_port_dequeue_depth,
381d30ea906Sjfb8856606 .new_event_threshold = info.max_num_events,
382d30ea906Sjfb8856606 };
383d30ea906Sjfb8856606
384d30ea906Sjfb8856606 if (!t->internal_port) {
385d30ea906Sjfb8856606 ret = pipeline_event_port_setup(test, opt, queue_arr,
386d30ea906Sjfb8856606 nb_worker_queues, p_conf);
387d30ea906Sjfb8856606 if (ret)
388d30ea906Sjfb8856606 return ret;
389d30ea906Sjfb8856606 } else
390d30ea906Sjfb8856606 ret = pipeline_event_port_setup(test, opt, NULL, nb_queues,
391d30ea906Sjfb8856606 p_conf);
392d30ea906Sjfb8856606
393d30ea906Sjfb8856606 if (ret)
394d30ea906Sjfb8856606 return ret;
395d30ea906Sjfb8856606 /*
396d30ea906Sjfb8856606 * The pipelines are setup in the following manner:
397d30ea906Sjfb8856606 *
398d30ea906Sjfb8856606 * eth_dev_count = 2, nb_stages = 2.
399d30ea906Sjfb8856606 *
400d30ea906Sjfb8856606 * queues = 6
401d30ea906Sjfb8856606 * stride = 3
402d30ea906Sjfb8856606 *
403d30ea906Sjfb8856606 * event queue pipelines:
404d30ea906Sjfb8856606 * eth0 -> q0 -> q1 -> (q2->tx)
405d30ea906Sjfb8856606 * eth1 -> q3 -> q4 -> (q5->tx)
406d30ea906Sjfb8856606 *
407d30ea906Sjfb8856606 * q2, q5 configured as ATOMIC | SINGLE_LINK
408d30ea906Sjfb8856606 *
409d30ea906Sjfb8856606 */
410d30ea906Sjfb8856606 ret = pipeline_event_rx_adapter_setup(opt, nb_stages + 1, p_conf);
411d30ea906Sjfb8856606 if (ret)
412d30ea906Sjfb8856606 return ret;
413d30ea906Sjfb8856606
414d30ea906Sjfb8856606 ret = pipeline_event_tx_adapter_setup(opt, p_conf);
415d30ea906Sjfb8856606 if (ret)
416d30ea906Sjfb8856606 return ret;
417d30ea906Sjfb8856606
418d30ea906Sjfb8856606 if (!evt_has_distributed_sched(opt->dev_id)) {
419d30ea906Sjfb8856606 uint32_t service_id;
420d30ea906Sjfb8856606 rte_event_dev_service_id_get(opt->dev_id, &service_id);
421d30ea906Sjfb8856606 ret = evt_service_setup(service_id);
422d30ea906Sjfb8856606 if (ret) {
423d30ea906Sjfb8856606 evt_err("No service lcore found to run event dev.");
424d30ea906Sjfb8856606 return ret;
425d30ea906Sjfb8856606 }
426d30ea906Sjfb8856606 }
427d30ea906Sjfb8856606
428d30ea906Sjfb8856606 /* Connect the tx_evqueue_id to the Tx adapter port */
429d30ea906Sjfb8856606 if (!t->internal_port) {
430d30ea906Sjfb8856606 RTE_ETH_FOREACH_DEV(prod) {
431d30ea906Sjfb8856606 ret = rte_event_eth_tx_adapter_event_port_get(prod,
432d30ea906Sjfb8856606 &tx_evport_id);
433d30ea906Sjfb8856606 if (ret) {
434d30ea906Sjfb8856606 evt_err("Unable to get Tx adptr[%d] evprt[%d]",
435d30ea906Sjfb8856606 prod, tx_evport_id);
436d30ea906Sjfb8856606 return ret;
437d30ea906Sjfb8856606 }
438d30ea906Sjfb8856606
439d30ea906Sjfb8856606 if (rte_event_port_link(opt->dev_id, tx_evport_id,
440d30ea906Sjfb8856606 &tx_evqueue_id[prod],
441d30ea906Sjfb8856606 NULL, 1) != 1) {
442d30ea906Sjfb8856606 evt_err("Unable to link Tx adptr[%d] evprt[%d]",
443d30ea906Sjfb8856606 prod, tx_evport_id);
444d30ea906Sjfb8856606 return ret;
445d30ea906Sjfb8856606 }
446d30ea906Sjfb8856606 }
447d30ea906Sjfb8856606 }
448d30ea906Sjfb8856606
449*4418919fSjohnjiang ret = rte_event_dev_start(opt->dev_id);
450*4418919fSjohnjiang if (ret) {
451*4418919fSjohnjiang evt_err("failed to start eventdev %d", opt->dev_id);
452*4418919fSjohnjiang return ret;
453*4418919fSjohnjiang }
454*4418919fSjohnjiang
455*4418919fSjohnjiang
456d30ea906Sjfb8856606 RTE_ETH_FOREACH_DEV(prod) {
457d30ea906Sjfb8856606 ret = rte_eth_dev_start(prod);
458d30ea906Sjfb8856606 if (ret) {
459d30ea906Sjfb8856606 evt_err("Ethernet dev [%d] failed to start."
460d30ea906Sjfb8856606 " Using synthetic producer", prod);
461d30ea906Sjfb8856606 return ret;
462d30ea906Sjfb8856606 }
463d30ea906Sjfb8856606
464d30ea906Sjfb8856606 }
465d30ea906Sjfb8856606
466d30ea906Sjfb8856606 RTE_ETH_FOREACH_DEV(prod) {
467d30ea906Sjfb8856606 ret = rte_event_eth_rx_adapter_start(prod);
468d30ea906Sjfb8856606 if (ret) {
469d30ea906Sjfb8856606 evt_err("Rx adapter[%d] start failed", prod);
470d30ea906Sjfb8856606 return ret;
471d30ea906Sjfb8856606 }
472d30ea906Sjfb8856606
473d30ea906Sjfb8856606 ret = rte_event_eth_tx_adapter_start(prod);
474d30ea906Sjfb8856606 if (ret) {
475d30ea906Sjfb8856606 evt_err("Tx adapter[%d] start failed", prod);
476d30ea906Sjfb8856606 return ret;
477d30ea906Sjfb8856606 }
478d30ea906Sjfb8856606 }
479d30ea906Sjfb8856606
480d30ea906Sjfb8856606 memcpy(t->tx_evqueue_id, tx_evqueue_id, sizeof(uint8_t) *
481d30ea906Sjfb8856606 RTE_MAX_ETHPORTS);
482d30ea906Sjfb8856606
483d30ea906Sjfb8856606 return 0;
484d30ea906Sjfb8856606 }
485d30ea906Sjfb8856606
486d30ea906Sjfb8856606 static void
pipeline_queue_opt_dump(struct evt_options * opt)487d30ea906Sjfb8856606 pipeline_queue_opt_dump(struct evt_options *opt)
488d30ea906Sjfb8856606 {
489d30ea906Sjfb8856606 pipeline_opt_dump(opt, pipeline_queue_nb_event_queues(opt));
490d30ea906Sjfb8856606 }
491d30ea906Sjfb8856606
492d30ea906Sjfb8856606 static int
pipeline_queue_opt_check(struct evt_options * opt)493d30ea906Sjfb8856606 pipeline_queue_opt_check(struct evt_options *opt)
494d30ea906Sjfb8856606 {
495d30ea906Sjfb8856606 return pipeline_opt_check(opt, pipeline_queue_nb_event_queues(opt));
496d30ea906Sjfb8856606 }
497d30ea906Sjfb8856606
498d30ea906Sjfb8856606 static bool
pipeline_queue_capability_check(struct evt_options * opt)499d30ea906Sjfb8856606 pipeline_queue_capability_check(struct evt_options *opt)
500d30ea906Sjfb8856606 {
501d30ea906Sjfb8856606 struct rte_event_dev_info dev_info;
502d30ea906Sjfb8856606
503d30ea906Sjfb8856606 rte_event_dev_info_get(opt->dev_id, &dev_info);
504d30ea906Sjfb8856606 if (dev_info.max_event_queues < pipeline_queue_nb_event_queues(opt) ||
505d30ea906Sjfb8856606 dev_info.max_event_ports <
506d30ea906Sjfb8856606 evt_nr_active_lcores(opt->wlcores)) {
507d30ea906Sjfb8856606 evt_err("not enough eventdev queues=%d/%d or ports=%d/%d",
508d30ea906Sjfb8856606 pipeline_queue_nb_event_queues(opt),
509d30ea906Sjfb8856606 dev_info.max_event_queues,
510d30ea906Sjfb8856606 evt_nr_active_lcores(opt->wlcores),
511d30ea906Sjfb8856606 dev_info.max_event_ports);
512d30ea906Sjfb8856606 }
513d30ea906Sjfb8856606
514d30ea906Sjfb8856606 return true;
515d30ea906Sjfb8856606 }
516d30ea906Sjfb8856606
517d30ea906Sjfb8856606 static const struct evt_test_ops pipeline_queue = {
518d30ea906Sjfb8856606 .cap_check = pipeline_queue_capability_check,
519d30ea906Sjfb8856606 .opt_check = pipeline_queue_opt_check,
520d30ea906Sjfb8856606 .opt_dump = pipeline_queue_opt_dump,
521d30ea906Sjfb8856606 .test_setup = pipeline_test_setup,
522d30ea906Sjfb8856606 .mempool_setup = pipeline_mempool_setup,
523d30ea906Sjfb8856606 .ethdev_setup = pipeline_ethdev_setup,
524d30ea906Sjfb8856606 .eventdev_setup = pipeline_queue_eventdev_setup,
525d30ea906Sjfb8856606 .launch_lcores = pipeline_queue_launch_lcores,
526d30ea906Sjfb8856606 .eventdev_destroy = pipeline_eventdev_destroy,
527d30ea906Sjfb8856606 .mempool_destroy = pipeline_mempool_destroy,
528d30ea906Sjfb8856606 .ethdev_destroy = pipeline_ethdev_destroy,
529d30ea906Sjfb8856606 .test_result = pipeline_test_result,
530d30ea906Sjfb8856606 .test_destroy = pipeline_test_destroy,
531d30ea906Sjfb8856606 };
532d30ea906Sjfb8856606
533d30ea906Sjfb8856606 EVT_TEST_REGISTER(pipeline_queue);
534