17c125393SAlfredo Cardigliano /* SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0) 27c125393SAlfredo Cardigliano * Copyright(c) 2018-2019 Pensando Systems, Inc. All rights reserved. 37c125393SAlfredo Cardigliano */ 47c125393SAlfredo Cardigliano 55ef51809SAlfredo Cardigliano #include <rte_pci.h> 65ef51809SAlfredo Cardigliano #include <rte_bus_pci.h> 75ef51809SAlfredo Cardigliano #include <rte_ethdev.h> 85ef51809SAlfredo Cardigliano #include <rte_ethdev_driver.h> 95ef51809SAlfredo Cardigliano #include <rte_malloc.h> 10669c8de6SAlfredo Cardigliano #include <rte_ethdev_pci.h> 115ef51809SAlfredo Cardigliano 127c125393SAlfredo Cardigliano #include "ionic_logs.h" 135ef51809SAlfredo Cardigliano #include "ionic.h" 145ef51809SAlfredo Cardigliano #include "ionic_dev.h" 155ef51809SAlfredo Cardigliano #include "ionic_mac_api.h" 16669c8de6SAlfredo Cardigliano #include "ionic_lif.h" 17669c8de6SAlfredo Cardigliano #include "ionic_ethdev.h" 18a27d9013SAlfredo Cardigliano #include "ionic_rxtx.h" 19669c8de6SAlfredo Cardigliano 20669c8de6SAlfredo Cardigliano static int eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params); 21669c8de6SAlfredo Cardigliano static int eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev); 22598f6726SAlfredo Cardigliano static int ionic_dev_info_get(struct rte_eth_dev *eth_dev, 23598f6726SAlfredo Cardigliano struct rte_eth_dev_info *dev_info); 24598f6726SAlfredo Cardigliano static int ionic_dev_configure(struct rte_eth_dev *dev); 25598f6726SAlfredo Cardigliano static int ionic_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 26598f6726SAlfredo Cardigliano static int ionic_dev_start(struct rte_eth_dev *dev); 2762024eb8SIvan Ilchenko static int ionic_dev_stop(struct rte_eth_dev *dev); 28b142387bSThomas Monjalon static int ionic_dev_close(struct rte_eth_dev *dev); 29598f6726SAlfredo Cardigliano static int ionic_dev_set_link_up(struct rte_eth_dev *dev); 30598f6726SAlfredo Cardigliano static int ionic_dev_set_link_down(struct rte_eth_dev *dev); 31ec15c66bSAlfredo Cardigliano static int ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev, 32ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf); 33ec15c66bSAlfredo Cardigliano static int ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev, 34ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf); 35a27d9013SAlfredo Cardigliano static int ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask); 3622e7171bSAlfredo Cardigliano static int ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev, 3722e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size); 3822e7171bSAlfredo Cardigliano static int ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev, 3922e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size); 4022e7171bSAlfredo Cardigliano static int ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev, 4122e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf); 4222e7171bSAlfredo Cardigliano static int ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev, 4322e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf); 443cdfd905SAlfredo Cardigliano static int ionic_dev_stats_get(struct rte_eth_dev *eth_dev, 453cdfd905SAlfredo Cardigliano struct rte_eth_stats *stats); 463cdfd905SAlfredo Cardigliano static int ionic_dev_stats_reset(struct rte_eth_dev *eth_dev); 473cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get(struct rte_eth_dev *dev, 483cdfd905SAlfredo Cardigliano struct rte_eth_xstat *xstats, unsigned int n); 493cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_by_id(struct rte_eth_dev *dev, 503cdfd905SAlfredo Cardigliano const uint64_t *ids, uint64_t *values, unsigned int n); 513cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_reset(struct rte_eth_dev *dev); 523cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_names(struct rte_eth_dev *dev, 533cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, unsigned int size); 543cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *dev, 553cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, const uint64_t *ids, 563cdfd905SAlfredo Cardigliano unsigned int limit); 57eec10fb0SAlfredo Cardigliano static int ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev, 58eec10fb0SAlfredo Cardigliano char *fw_version, size_t fw_size); 597c125393SAlfredo Cardigliano 605ef51809SAlfredo Cardigliano static const struct rte_pci_id pci_id_ionic_map[] = { 615ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_PF) }, 625ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_VF) }, 635ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_MGMT) }, 645ef51809SAlfredo Cardigliano { .vendor_id = 0, /* sentinel */ }, 655ef51809SAlfredo Cardigliano }; 665ef51809SAlfredo Cardigliano 67a27d9013SAlfredo Cardigliano static const struct rte_eth_desc_lim rx_desc_lim = { 68a27d9013SAlfredo Cardigliano .nb_max = IONIC_MAX_RING_DESC, 69a27d9013SAlfredo Cardigliano .nb_min = IONIC_MIN_RING_DESC, 70a27d9013SAlfredo Cardigliano .nb_align = 1, 71a27d9013SAlfredo Cardigliano }; 72a27d9013SAlfredo Cardigliano 73a27d9013SAlfredo Cardigliano static const struct rte_eth_desc_lim tx_desc_lim = { 74a27d9013SAlfredo Cardigliano .nb_max = IONIC_MAX_RING_DESC, 75a27d9013SAlfredo Cardigliano .nb_min = IONIC_MIN_RING_DESC, 76a27d9013SAlfredo Cardigliano .nb_align = 1, 77a27d9013SAlfredo Cardigliano .nb_seg_max = IONIC_TX_MAX_SG_ELEMS, 78a27d9013SAlfredo Cardigliano .nb_mtu_seg_max = IONIC_TX_MAX_SG_ELEMS, 79a27d9013SAlfredo Cardigliano }; 80a27d9013SAlfredo Cardigliano 81669c8de6SAlfredo Cardigliano static const struct eth_dev_ops ionic_eth_dev_ops = { 82598f6726SAlfredo Cardigliano .dev_infos_get = ionic_dev_info_get, 83598f6726SAlfredo Cardigliano .dev_configure = ionic_dev_configure, 84598f6726SAlfredo Cardigliano .mtu_set = ionic_dev_mtu_set, 85598f6726SAlfredo Cardigliano .dev_start = ionic_dev_start, 86598f6726SAlfredo Cardigliano .dev_stop = ionic_dev_stop, 87598f6726SAlfredo Cardigliano .dev_close = ionic_dev_close, 88598f6726SAlfredo Cardigliano .link_update = ionic_dev_link_update, 89598f6726SAlfredo Cardigliano .dev_set_link_up = ionic_dev_set_link_up, 90598f6726SAlfredo Cardigliano .dev_set_link_down = ionic_dev_set_link_down, 9154fe083fSAlfredo Cardigliano .mac_addr_add = ionic_dev_add_mac, 9254fe083fSAlfredo Cardigliano .mac_addr_remove = ionic_dev_remove_mac, 9354fe083fSAlfredo Cardigliano .mac_addr_set = ionic_dev_set_mac, 9454fe083fSAlfredo Cardigliano .vlan_filter_set = ionic_dev_vlan_filter_set, 9554fe083fSAlfredo Cardigliano .promiscuous_enable = ionic_dev_promiscuous_enable, 9654fe083fSAlfredo Cardigliano .promiscuous_disable = ionic_dev_promiscuous_disable, 9754fe083fSAlfredo Cardigliano .allmulticast_enable = ionic_dev_allmulticast_enable, 9854fe083fSAlfredo Cardigliano .allmulticast_disable = ionic_dev_allmulticast_disable, 99ec15c66bSAlfredo Cardigliano .flow_ctrl_get = ionic_flow_ctrl_get, 100ec15c66bSAlfredo Cardigliano .flow_ctrl_set = ionic_flow_ctrl_set, 101a27d9013SAlfredo Cardigliano .rxq_info_get = ionic_rxq_info_get, 102a27d9013SAlfredo Cardigliano .txq_info_get = ionic_txq_info_get, 103a27d9013SAlfredo Cardigliano .rx_queue_setup = ionic_dev_rx_queue_setup, 104a27d9013SAlfredo Cardigliano .rx_queue_release = ionic_dev_rx_queue_release, 105a27d9013SAlfredo Cardigliano .rx_queue_start = ionic_dev_rx_queue_start, 106a27d9013SAlfredo Cardigliano .rx_queue_stop = ionic_dev_rx_queue_stop, 107a27d9013SAlfredo Cardigliano .tx_queue_setup = ionic_dev_tx_queue_setup, 108a27d9013SAlfredo Cardigliano .tx_queue_release = ionic_dev_tx_queue_release, 109a27d9013SAlfredo Cardigliano .tx_queue_start = ionic_dev_tx_queue_start, 110a27d9013SAlfredo Cardigliano .tx_queue_stop = ionic_dev_tx_queue_stop, 111a27d9013SAlfredo Cardigliano .vlan_offload_set = ionic_vlan_offload_set, 11222e7171bSAlfredo Cardigliano .reta_update = ionic_dev_rss_reta_update, 11322e7171bSAlfredo Cardigliano .reta_query = ionic_dev_rss_reta_query, 11422e7171bSAlfredo Cardigliano .rss_hash_conf_get = ionic_dev_rss_hash_conf_get, 11522e7171bSAlfredo Cardigliano .rss_hash_update = ionic_dev_rss_hash_update, 1163cdfd905SAlfredo Cardigliano .stats_get = ionic_dev_stats_get, 1173cdfd905SAlfredo Cardigliano .stats_reset = ionic_dev_stats_reset, 1183cdfd905SAlfredo Cardigliano .xstats_get = ionic_dev_xstats_get, 1193cdfd905SAlfredo Cardigliano .xstats_get_by_id = ionic_dev_xstats_get_by_id, 1203cdfd905SAlfredo Cardigliano .xstats_reset = ionic_dev_xstats_reset, 1213cdfd905SAlfredo Cardigliano .xstats_get_names = ionic_dev_xstats_get_names, 1223cdfd905SAlfredo Cardigliano .xstats_get_names_by_id = ionic_dev_xstats_get_names_by_id, 123eec10fb0SAlfredo Cardigliano .fw_version_get = ionic_dev_fw_version_get, 124669c8de6SAlfredo Cardigliano }; 125669c8de6SAlfredo Cardigliano 1263cdfd905SAlfredo Cardigliano struct rte_ionic_xstats_name_off { 1273cdfd905SAlfredo Cardigliano char name[RTE_ETH_XSTATS_NAME_SIZE]; 1283cdfd905SAlfredo Cardigliano unsigned int offset; 1293cdfd905SAlfredo Cardigliano }; 1303cdfd905SAlfredo Cardigliano 1313cdfd905SAlfredo Cardigliano static const struct rte_ionic_xstats_name_off rte_ionic_xstats_strings[] = { 1323cdfd905SAlfredo Cardigliano /* RX */ 1333cdfd905SAlfredo Cardigliano {"rx_ucast_bytes", offsetof(struct ionic_lif_stats, 1343cdfd905SAlfredo Cardigliano rx_ucast_bytes)}, 1353cdfd905SAlfredo Cardigliano {"rx_ucast_packets", offsetof(struct ionic_lif_stats, 1363cdfd905SAlfredo Cardigliano rx_ucast_packets)}, 1373cdfd905SAlfredo Cardigliano {"rx_mcast_bytes", offsetof(struct ionic_lif_stats, 1383cdfd905SAlfredo Cardigliano rx_mcast_bytes)}, 1393cdfd905SAlfredo Cardigliano {"rx_mcast_packets", offsetof(struct ionic_lif_stats, 1403cdfd905SAlfredo Cardigliano rx_mcast_packets)}, 1413cdfd905SAlfredo Cardigliano {"rx_bcast_bytes", offsetof(struct ionic_lif_stats, 1423cdfd905SAlfredo Cardigliano rx_bcast_bytes)}, 1433cdfd905SAlfredo Cardigliano {"rx_bcast_packets", offsetof(struct ionic_lif_stats, 1443cdfd905SAlfredo Cardigliano rx_bcast_packets)}, 1453cdfd905SAlfredo Cardigliano /* RX drops */ 1463cdfd905SAlfredo Cardigliano {"rx_ucast_drop_bytes", offsetof(struct ionic_lif_stats, 1473cdfd905SAlfredo Cardigliano rx_ucast_drop_bytes)}, 1483cdfd905SAlfredo Cardigliano {"rx_ucast_drop_packets", offsetof(struct ionic_lif_stats, 1493cdfd905SAlfredo Cardigliano rx_ucast_drop_packets)}, 1503cdfd905SAlfredo Cardigliano {"rx_mcast_drop_bytes", offsetof(struct ionic_lif_stats, 1513cdfd905SAlfredo Cardigliano rx_mcast_drop_bytes)}, 1523cdfd905SAlfredo Cardigliano {"rx_mcast_drop_packets", offsetof(struct ionic_lif_stats, 1533cdfd905SAlfredo Cardigliano rx_mcast_drop_packets)}, 1543cdfd905SAlfredo Cardigliano {"rx_bcast_drop_bytes", offsetof(struct ionic_lif_stats, 1553cdfd905SAlfredo Cardigliano rx_bcast_drop_bytes)}, 1563cdfd905SAlfredo Cardigliano {"rx_bcast_drop_packets", offsetof(struct ionic_lif_stats, 1573cdfd905SAlfredo Cardigliano rx_bcast_drop_packets)}, 1583cdfd905SAlfredo Cardigliano {"rx_dma_error", offsetof(struct ionic_lif_stats, 1593cdfd905SAlfredo Cardigliano rx_dma_error)}, 1603cdfd905SAlfredo Cardigliano /* TX */ 1613cdfd905SAlfredo Cardigliano {"tx_ucast_bytes", offsetof(struct ionic_lif_stats, 1623cdfd905SAlfredo Cardigliano tx_ucast_bytes)}, 1633cdfd905SAlfredo Cardigliano {"tx_ucast_packets", offsetof(struct ionic_lif_stats, 1643cdfd905SAlfredo Cardigliano tx_ucast_packets)}, 1653cdfd905SAlfredo Cardigliano {"tx_mcast_bytes", offsetof(struct ionic_lif_stats, 1663cdfd905SAlfredo Cardigliano tx_mcast_bytes)}, 1673cdfd905SAlfredo Cardigliano {"tx_mcast_packets", offsetof(struct ionic_lif_stats, 1683cdfd905SAlfredo Cardigliano tx_mcast_packets)}, 1693cdfd905SAlfredo Cardigliano {"tx_bcast_bytes", offsetof(struct ionic_lif_stats, 1703cdfd905SAlfredo Cardigliano tx_bcast_bytes)}, 1713cdfd905SAlfredo Cardigliano {"tx_bcast_packets", offsetof(struct ionic_lif_stats, 1723cdfd905SAlfredo Cardigliano tx_bcast_packets)}, 1733cdfd905SAlfredo Cardigliano /* TX drops */ 1743cdfd905SAlfredo Cardigliano {"tx_ucast_drop_bytes", offsetof(struct ionic_lif_stats, 1753cdfd905SAlfredo Cardigliano tx_ucast_drop_bytes)}, 1763cdfd905SAlfredo Cardigliano {"tx_ucast_drop_packets", offsetof(struct ionic_lif_stats, 1773cdfd905SAlfredo Cardigliano tx_ucast_drop_packets)}, 1783cdfd905SAlfredo Cardigliano {"tx_mcast_drop_bytes", offsetof(struct ionic_lif_stats, 1793cdfd905SAlfredo Cardigliano tx_mcast_drop_bytes)}, 1803cdfd905SAlfredo Cardigliano {"tx_mcast_drop_packets", offsetof(struct ionic_lif_stats, 1813cdfd905SAlfredo Cardigliano tx_mcast_drop_packets)}, 1823cdfd905SAlfredo Cardigliano {"tx_bcast_drop_bytes", offsetof(struct ionic_lif_stats, 1833cdfd905SAlfredo Cardigliano tx_bcast_drop_bytes)}, 1843cdfd905SAlfredo Cardigliano {"tx_bcast_drop_packets", offsetof(struct ionic_lif_stats, 1853cdfd905SAlfredo Cardigliano tx_bcast_drop_packets)}, 1863cdfd905SAlfredo Cardigliano {"tx_dma_error", offsetof(struct ionic_lif_stats, 1873cdfd905SAlfredo Cardigliano tx_dma_error)}, 1883cdfd905SAlfredo Cardigliano /* Rx Queue/Ring drops */ 1893cdfd905SAlfredo Cardigliano {"rx_queue_disabled", offsetof(struct ionic_lif_stats, 1903cdfd905SAlfredo Cardigliano rx_queue_disabled)}, 1913cdfd905SAlfredo Cardigliano {"rx_queue_empty", offsetof(struct ionic_lif_stats, 1923cdfd905SAlfredo Cardigliano rx_queue_empty)}, 1933cdfd905SAlfredo Cardigliano {"rx_queue_error", offsetof(struct ionic_lif_stats, 1943cdfd905SAlfredo Cardigliano rx_queue_error)}, 1953cdfd905SAlfredo Cardigliano {"rx_desc_fetch_error", offsetof(struct ionic_lif_stats, 1963cdfd905SAlfredo Cardigliano rx_desc_fetch_error)}, 1973cdfd905SAlfredo Cardigliano {"rx_desc_data_error", offsetof(struct ionic_lif_stats, 1983cdfd905SAlfredo Cardigliano rx_desc_data_error)}, 1993cdfd905SAlfredo Cardigliano /* Tx Queue/Ring drops */ 2003cdfd905SAlfredo Cardigliano {"tx_queue_disabled", offsetof(struct ionic_lif_stats, 2013cdfd905SAlfredo Cardigliano tx_queue_disabled)}, 2023cdfd905SAlfredo Cardigliano {"tx_queue_error", offsetof(struct ionic_lif_stats, 2033cdfd905SAlfredo Cardigliano tx_queue_error)}, 2043cdfd905SAlfredo Cardigliano {"tx_desc_fetch_error", offsetof(struct ionic_lif_stats, 2053cdfd905SAlfredo Cardigliano tx_desc_fetch_error)}, 2063cdfd905SAlfredo Cardigliano {"tx_desc_data_error", offsetof(struct ionic_lif_stats, 2073cdfd905SAlfredo Cardigliano tx_desc_data_error)}, 2083cdfd905SAlfredo Cardigliano }; 2093cdfd905SAlfredo Cardigliano 2103cdfd905SAlfredo Cardigliano #define IONIC_NB_HW_STATS (sizeof(rte_ionic_xstats_strings) / \ 2113cdfd905SAlfredo Cardigliano sizeof(rte_ionic_xstats_strings[0])) 2123cdfd905SAlfredo Cardigliano 213eec10fb0SAlfredo Cardigliano static int 214eec10fb0SAlfredo Cardigliano ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev, 215eec10fb0SAlfredo Cardigliano char *fw_version, size_t fw_size) 216eec10fb0SAlfredo Cardigliano { 217eec10fb0SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 218eec10fb0SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 219eec10fb0SAlfredo Cardigliano 220eec10fb0SAlfredo Cardigliano if (fw_version == NULL || fw_size <= 0) 221eec10fb0SAlfredo Cardigliano return -EINVAL; 222eec10fb0SAlfredo Cardigliano 223eec10fb0SAlfredo Cardigliano snprintf(fw_version, fw_size, "%s", 224eec10fb0SAlfredo Cardigliano adapter->fw_version); 225eec10fb0SAlfredo Cardigliano fw_version[fw_size - 1] = '\0'; 226eec10fb0SAlfredo Cardigliano 227eec10fb0SAlfredo Cardigliano return 0; 228eec10fb0SAlfredo Cardigliano } 229eec10fb0SAlfredo Cardigliano 230598f6726SAlfredo Cardigliano /* 231598f6726SAlfredo Cardigliano * Set device link up, enable tx. 232598f6726SAlfredo Cardigliano */ 233598f6726SAlfredo Cardigliano static int 234598f6726SAlfredo Cardigliano ionic_dev_set_link_up(struct rte_eth_dev *eth_dev) 235598f6726SAlfredo Cardigliano { 236598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 237598f6726SAlfredo Cardigliano int err; 238598f6726SAlfredo Cardigliano 239598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 240598f6726SAlfredo Cardigliano 241*be63459eSAndrew Boyer err = ionic_lif_start(lif); 242*be63459eSAndrew Boyer if (err) 243*be63459eSAndrew Boyer IONIC_PRINT(ERR, "Could not start lif to set link up"); 244598f6726SAlfredo Cardigliano 245*be63459eSAndrew Boyer ionic_dev_link_update(lif->eth_dev, 0); 246*be63459eSAndrew Boyer 247598f6726SAlfredo Cardigliano return err; 248598f6726SAlfredo Cardigliano } 249598f6726SAlfredo Cardigliano 250598f6726SAlfredo Cardigliano /* 251598f6726SAlfredo Cardigliano * Set device link down, disable tx. 252598f6726SAlfredo Cardigliano */ 253598f6726SAlfredo Cardigliano static int 254598f6726SAlfredo Cardigliano ionic_dev_set_link_down(struct rte_eth_dev *eth_dev) 255598f6726SAlfredo Cardigliano { 256598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 257598f6726SAlfredo Cardigliano 258598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 259598f6726SAlfredo Cardigliano 260*be63459eSAndrew Boyer ionic_lif_stop(lif); 261598f6726SAlfredo Cardigliano 262*be63459eSAndrew Boyer ionic_dev_link_update(lif->eth_dev, 0); 263598f6726SAlfredo Cardigliano 264598f6726SAlfredo Cardigliano return 0; 265598f6726SAlfredo Cardigliano } 266598f6726SAlfredo Cardigliano 267*be63459eSAndrew Boyer int 268598f6726SAlfredo Cardigliano ionic_dev_link_update(struct rte_eth_dev *eth_dev, 269598f6726SAlfredo Cardigliano int wait_to_complete __rte_unused) 270598f6726SAlfredo Cardigliano { 271598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 272598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 273598f6726SAlfredo Cardigliano struct rte_eth_link link; 274598f6726SAlfredo Cardigliano 275598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 276598f6726SAlfredo Cardigliano 277598f6726SAlfredo Cardigliano /* Initialize */ 278598f6726SAlfredo Cardigliano memset(&link, 0, sizeof(link)); 279598f6726SAlfredo Cardigliano link.link_autoneg = ETH_LINK_AUTONEG; 280598f6726SAlfredo Cardigliano 281*be63459eSAndrew Boyer if (!adapter->link_up || 282*be63459eSAndrew Boyer !(lif->state & IONIC_LIF_F_UP)) { 283598f6726SAlfredo Cardigliano /* Interface is down */ 284598f6726SAlfredo Cardigliano link.link_status = ETH_LINK_DOWN; 285598f6726SAlfredo Cardigliano link.link_duplex = ETH_LINK_HALF_DUPLEX; 286598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_NONE; 287598f6726SAlfredo Cardigliano } else { 288598f6726SAlfredo Cardigliano /* Interface is up */ 289598f6726SAlfredo Cardigliano link.link_status = ETH_LINK_UP; 290598f6726SAlfredo Cardigliano link.link_duplex = ETH_LINK_FULL_DUPLEX; 291598f6726SAlfredo Cardigliano switch (adapter->link_speed) { 292598f6726SAlfredo Cardigliano case 10000: 293598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_10G; 294598f6726SAlfredo Cardigliano break; 295598f6726SAlfredo Cardigliano case 25000: 296598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_25G; 297598f6726SAlfredo Cardigliano break; 298598f6726SAlfredo Cardigliano case 40000: 299598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_40G; 300598f6726SAlfredo Cardigliano break; 301598f6726SAlfredo Cardigliano case 50000: 302598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_50G; 303598f6726SAlfredo Cardigliano break; 304598f6726SAlfredo Cardigliano case 100000: 305598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_100G; 306598f6726SAlfredo Cardigliano break; 307598f6726SAlfredo Cardigliano default: 308598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_NONE; 309598f6726SAlfredo Cardigliano break; 310598f6726SAlfredo Cardigliano } 311598f6726SAlfredo Cardigliano } 312598f6726SAlfredo Cardigliano 313598f6726SAlfredo Cardigliano return rte_eth_linkstatus_set(eth_dev, &link); 314598f6726SAlfredo Cardigliano } 315598f6726SAlfredo Cardigliano 31627b942c8SAlfredo Cardigliano /** 31727b942c8SAlfredo Cardigliano * Interrupt handler triggered by NIC for handling 31827b942c8SAlfredo Cardigliano * specific interrupt. 31927b942c8SAlfredo Cardigliano * 32027b942c8SAlfredo Cardigliano * @param param 32127b942c8SAlfredo Cardigliano * The address of parameter registered before. 32227b942c8SAlfredo Cardigliano * 32327b942c8SAlfredo Cardigliano * @return 32427b942c8SAlfredo Cardigliano * void 32527b942c8SAlfredo Cardigliano */ 32627b942c8SAlfredo Cardigliano static void 32727b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler(void *param) 32827b942c8SAlfredo Cardigliano { 32927b942c8SAlfredo Cardigliano struct ionic_adapter *adapter = (struct ionic_adapter *)param; 33027b942c8SAlfredo Cardigliano 33127b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, "->"); 33227b942c8SAlfredo Cardigliano 33300b65da5SAndrew Boyer if (adapter->lif) 33400b65da5SAndrew Boyer ionic_notifyq_handler(adapter->lif, -1); 33527b942c8SAlfredo Cardigliano } 33627b942c8SAlfredo Cardigliano 337669c8de6SAlfredo Cardigliano static int 338598f6726SAlfredo Cardigliano ionic_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu) 339598f6726SAlfredo Cardigliano { 340598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 341598f6726SAlfredo Cardigliano uint32_t max_frame_size; 342598f6726SAlfredo Cardigliano int err; 343598f6726SAlfredo Cardigliano 344598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 345598f6726SAlfredo Cardigliano 346598f6726SAlfredo Cardigliano /* 347598f6726SAlfredo Cardigliano * Note: mtu check against IONIC_MIN_MTU, IONIC_MAX_MTU 348598f6726SAlfredo Cardigliano * is done by the the API. 349598f6726SAlfredo Cardigliano */ 350598f6726SAlfredo Cardigliano 351598f6726SAlfredo Cardigliano /* 352598f6726SAlfredo Cardigliano * Max frame size is MTU + Ethernet header + VLAN + QinQ 353598f6726SAlfredo Cardigliano * (plus ETHER_CRC_LEN if the adapter is able to keep CRC) 354598f6726SAlfredo Cardigliano */ 355598f6726SAlfredo Cardigliano max_frame_size = mtu + RTE_ETHER_HDR_LEN + 4 + 4; 356598f6726SAlfredo Cardigliano 357598f6726SAlfredo Cardigliano if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len < max_frame_size) 358598f6726SAlfredo Cardigliano return -EINVAL; 359598f6726SAlfredo Cardigliano 360598f6726SAlfredo Cardigliano err = ionic_lif_change_mtu(lif, mtu); 361598f6726SAlfredo Cardigliano if (err) 362598f6726SAlfredo Cardigliano return err; 363598f6726SAlfredo Cardigliano 364598f6726SAlfredo Cardigliano return 0; 365598f6726SAlfredo Cardigliano } 366598f6726SAlfredo Cardigliano 367598f6726SAlfredo Cardigliano static int 368598f6726SAlfredo Cardigliano ionic_dev_info_get(struct rte_eth_dev *eth_dev, 369598f6726SAlfredo Cardigliano struct rte_eth_dev_info *dev_info) 370598f6726SAlfredo Cardigliano { 371598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 372598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 373598f6726SAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 374598f6726SAlfredo Cardigliano 375598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 376598f6726SAlfredo Cardigliano 377598f6726SAlfredo Cardigliano dev_info->max_rx_queues = (uint16_t) 378598f6726SAlfredo Cardigliano ident->lif.eth.config.queue_count[IONIC_QTYPE_RXQ]; 379598f6726SAlfredo Cardigliano dev_info->max_tx_queues = (uint16_t) 380598f6726SAlfredo Cardigliano ident->lif.eth.config.queue_count[IONIC_QTYPE_TXQ]; 381598f6726SAlfredo Cardigliano /* Also add ETHER_CRC_LEN if the adapter is able to keep CRC */ 382598f6726SAlfredo Cardigliano dev_info->min_rx_bufsize = IONIC_MIN_MTU + RTE_ETHER_HDR_LEN; 383598f6726SAlfredo Cardigliano dev_info->max_rx_pktlen = IONIC_MAX_MTU + RTE_ETHER_HDR_LEN; 384598f6726SAlfredo Cardigliano dev_info->max_mac_addrs = adapter->max_mac_addrs; 385598f6726SAlfredo Cardigliano dev_info->min_mtu = IONIC_MIN_MTU; 386598f6726SAlfredo Cardigliano dev_info->max_mtu = IONIC_MAX_MTU; 387598f6726SAlfredo Cardigliano 38822e7171bSAlfredo Cardigliano dev_info->hash_key_size = IONIC_RSS_HASH_KEY_SIZE; 38922e7171bSAlfredo Cardigliano dev_info->reta_size = ident->lif.eth.rss_ind_tbl_sz; 39022e7171bSAlfredo Cardigliano dev_info->flow_type_rss_offloads = IONIC_ETH_RSS_OFFLOAD_ALL; 39122e7171bSAlfredo Cardigliano 392598f6726SAlfredo Cardigliano dev_info->speed_capa = 393598f6726SAlfredo Cardigliano ETH_LINK_SPEED_10G | 394598f6726SAlfredo Cardigliano ETH_LINK_SPEED_25G | 395598f6726SAlfredo Cardigliano ETH_LINK_SPEED_40G | 396598f6726SAlfredo Cardigliano ETH_LINK_SPEED_50G | 397598f6726SAlfredo Cardigliano ETH_LINK_SPEED_100G; 398598f6726SAlfredo Cardigliano 399a27d9013SAlfredo Cardigliano /* 400a27d9013SAlfredo Cardigliano * Per-queue capabilities. Actually most of the offloads are enabled 401a27d9013SAlfredo Cardigliano * by default on the port and can be used on selected queues (by adding 402a27d9013SAlfredo Cardigliano * packet flags at runtime when required) 403a27d9013SAlfredo Cardigliano */ 404a27d9013SAlfredo Cardigliano 405a27d9013SAlfredo Cardigliano dev_info->rx_queue_offload_capa = 406a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_IPV4_CKSUM | 407a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_UDP_CKSUM | 408a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_TCP_CKSUM | 409a27d9013SAlfredo Cardigliano 0; 410a27d9013SAlfredo Cardigliano 411a27d9013SAlfredo Cardigliano dev_info->tx_queue_offload_capa = 41264b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_IPV4_CKSUM | 41364b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_UDP_CKSUM | 41464b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_TCP_CKSUM | 415a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_VLAN_INSERT | 41664b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 41764b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_OUTER_UDP_CKSUM | 418a27d9013SAlfredo Cardigliano 0; 419a27d9013SAlfredo Cardigliano 420a27d9013SAlfredo Cardigliano /* 421a27d9013SAlfredo Cardigliano * Per-port capabilities 422a27d9013SAlfredo Cardigliano * See ionic_set_features to request and check supported features 423a27d9013SAlfredo Cardigliano */ 424a27d9013SAlfredo Cardigliano 425a27d9013SAlfredo Cardigliano dev_info->rx_offload_capa = dev_info->rx_queue_offload_capa | 426a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_JUMBO_FRAME | 427a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_VLAN_FILTER | 428a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_VLAN_STRIP | 429a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_SCATTER | 430a27d9013SAlfredo Cardigliano 0; 431a27d9013SAlfredo Cardigliano 432a27d9013SAlfredo Cardigliano dev_info->tx_offload_capa = dev_info->tx_queue_offload_capa | 433a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_MULTI_SEGS | 434a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_TCP_TSO | 435a27d9013SAlfredo Cardigliano 0; 436a27d9013SAlfredo Cardigliano 437a27d9013SAlfredo Cardigliano dev_info->rx_desc_lim = rx_desc_lim; 438a27d9013SAlfredo Cardigliano dev_info->tx_desc_lim = tx_desc_lim; 439a27d9013SAlfredo Cardigliano 440a27d9013SAlfredo Cardigliano /* Driver-preferred Rx/Tx parameters */ 441a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.burst_size = 32; 442a27d9013SAlfredo Cardigliano dev_info->default_txportconf.burst_size = 32; 443a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.nb_queues = 1; 444a27d9013SAlfredo Cardigliano dev_info->default_txportconf.nb_queues = 1; 445a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.ring_size = IONIC_DEF_TXRX_DESC; 446a27d9013SAlfredo Cardigliano dev_info->default_txportconf.ring_size = IONIC_DEF_TXRX_DESC; 447a27d9013SAlfredo Cardigliano 448598f6726SAlfredo Cardigliano return 0; 449598f6726SAlfredo Cardigliano } 450598f6726SAlfredo Cardigliano 451598f6726SAlfredo Cardigliano static int 452ec15c66bSAlfredo Cardigliano ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev, 453ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf) 454ec15c66bSAlfredo Cardigliano { 455ec15c66bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 456ec15c66bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 457ec15c66bSAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 458ec15c66bSAlfredo Cardigliano 459ec15c66bSAlfredo Cardigliano if (idev->port_info) { 460ec15c66bSAlfredo Cardigliano fc_conf->autoneg = idev->port_info->config.an_enable; 461ec15c66bSAlfredo Cardigliano 462ec15c66bSAlfredo Cardigliano if (idev->port_info->config.pause_type) 463ec15c66bSAlfredo Cardigliano fc_conf->mode = RTE_FC_FULL; 464ec15c66bSAlfredo Cardigliano else 465ec15c66bSAlfredo Cardigliano fc_conf->mode = RTE_FC_NONE; 466ec15c66bSAlfredo Cardigliano } 467ec15c66bSAlfredo Cardigliano 468ec15c66bSAlfredo Cardigliano return 0; 469ec15c66bSAlfredo Cardigliano } 470ec15c66bSAlfredo Cardigliano 471ec15c66bSAlfredo Cardigliano static int 472ec15c66bSAlfredo Cardigliano ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev, 473ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf) 474ec15c66bSAlfredo Cardigliano { 475ec15c66bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 476ec15c66bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 477ec15c66bSAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 478ec15c66bSAlfredo Cardigliano uint8_t pause_type = IONIC_PORT_PAUSE_TYPE_NONE; 479ec15c66bSAlfredo Cardigliano uint8_t an_enable; 480ec15c66bSAlfredo Cardigliano 481ec15c66bSAlfredo Cardigliano switch (fc_conf->mode) { 482ec15c66bSAlfredo Cardigliano case RTE_FC_NONE: 483ec15c66bSAlfredo Cardigliano pause_type = IONIC_PORT_PAUSE_TYPE_NONE; 484ec15c66bSAlfredo Cardigliano break; 485ec15c66bSAlfredo Cardigliano case RTE_FC_FULL: 486ec15c66bSAlfredo Cardigliano pause_type = IONIC_PORT_PAUSE_TYPE_LINK; 487ec15c66bSAlfredo Cardigliano break; 488ec15c66bSAlfredo Cardigliano case RTE_FC_RX_PAUSE: 489ec15c66bSAlfredo Cardigliano case RTE_FC_TX_PAUSE: 490ec15c66bSAlfredo Cardigliano return -ENOTSUP; 491ec15c66bSAlfredo Cardigliano } 492ec15c66bSAlfredo Cardigliano 493ec15c66bSAlfredo Cardigliano an_enable = fc_conf->autoneg; 494ec15c66bSAlfredo Cardigliano 495ec15c66bSAlfredo Cardigliano ionic_dev_cmd_port_pause(idev, pause_type); 496ec15c66bSAlfredo Cardigliano ionic_dev_cmd_port_autoneg(idev, an_enable); 497ec15c66bSAlfredo Cardigliano 498ec15c66bSAlfredo Cardigliano return 0; 499ec15c66bSAlfredo Cardigliano } 500ec15c66bSAlfredo Cardigliano 501ec15c66bSAlfredo Cardigliano static int 502a27d9013SAlfredo Cardigliano ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask) 503a27d9013SAlfredo Cardigliano { 504a27d9013SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 505a27d9013SAlfredo Cardigliano struct rte_eth_rxmode *rxmode; 506a27d9013SAlfredo Cardigliano rxmode = ð_dev->data->dev_conf.rxmode; 507a27d9013SAlfredo Cardigliano int i; 508a27d9013SAlfredo Cardigliano 509a27d9013SAlfredo Cardigliano if (mask & ETH_VLAN_STRIP_MASK) { 510a27d9013SAlfredo Cardigliano if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) { 511a27d9013SAlfredo Cardigliano for (i = 0; i < eth_dev->data->nb_rx_queues; i++) { 512a27d9013SAlfredo Cardigliano struct ionic_qcq *rxq = 513a27d9013SAlfredo Cardigliano eth_dev->data->rx_queues[i]; 514a27d9013SAlfredo Cardigliano rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP; 515a27d9013SAlfredo Cardigliano } 516a27d9013SAlfredo Cardigliano lif->features |= IONIC_ETH_HW_VLAN_RX_STRIP; 517a27d9013SAlfredo Cardigliano } else { 518a27d9013SAlfredo Cardigliano for (i = 0; i < eth_dev->data->nb_rx_queues; i++) { 519a27d9013SAlfredo Cardigliano struct ionic_qcq *rxq = 520a27d9013SAlfredo Cardigliano eth_dev->data->rx_queues[i]; 521a27d9013SAlfredo Cardigliano rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP; 522a27d9013SAlfredo Cardigliano } 523a27d9013SAlfredo Cardigliano lif->features &= ~IONIC_ETH_HW_VLAN_RX_STRIP; 524a27d9013SAlfredo Cardigliano } 525a27d9013SAlfredo Cardigliano } 526a27d9013SAlfredo Cardigliano 527a27d9013SAlfredo Cardigliano if (mask & ETH_VLAN_FILTER_MASK) { 528a27d9013SAlfredo Cardigliano if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 529a27d9013SAlfredo Cardigliano lif->features |= IONIC_ETH_HW_VLAN_RX_FILTER; 530a27d9013SAlfredo Cardigliano else 531a27d9013SAlfredo Cardigliano lif->features &= ~IONIC_ETH_HW_VLAN_RX_FILTER; 532a27d9013SAlfredo Cardigliano } 533a27d9013SAlfredo Cardigliano 534a27d9013SAlfredo Cardigliano ionic_lif_set_features(lif); 535a27d9013SAlfredo Cardigliano 536a27d9013SAlfredo Cardigliano return 0; 537a27d9013SAlfredo Cardigliano } 538a27d9013SAlfredo Cardigliano 539a27d9013SAlfredo Cardigliano static int 54022e7171bSAlfredo Cardigliano ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev, 54122e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, 54222e7171bSAlfredo Cardigliano uint16_t reta_size) 54322e7171bSAlfredo Cardigliano { 54422e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 54522e7171bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 54622e7171bSAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 54722e7171bSAlfredo Cardigliano uint32_t i, j, index, num; 54822e7171bSAlfredo Cardigliano 54922e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 55022e7171bSAlfredo Cardigliano 55122e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 55222e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "RSS RETA not initialized, " 55322e7171bSAlfredo Cardigliano "can't update the table"); 55422e7171bSAlfredo Cardigliano return -EINVAL; 55522e7171bSAlfredo Cardigliano } 55622e7171bSAlfredo Cardigliano 55722e7171bSAlfredo Cardigliano if (reta_size != ident->lif.eth.rss_ind_tbl_sz) { 55822e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "The size of hash lookup table configured " 5594ae96cb8SAndrew Boyer "(%d) does not match the number hardware can support " 56022e7171bSAlfredo Cardigliano "(%d)", 56122e7171bSAlfredo Cardigliano reta_size, ident->lif.eth.rss_ind_tbl_sz); 56222e7171bSAlfredo Cardigliano return -EINVAL; 56322e7171bSAlfredo Cardigliano } 56422e7171bSAlfredo Cardigliano 56522e7171bSAlfredo Cardigliano num = lif->adapter->ident.lif.eth.rss_ind_tbl_sz / RTE_RETA_GROUP_SIZE; 56622e7171bSAlfredo Cardigliano 56722e7171bSAlfredo Cardigliano for (i = 0; i < num; i++) { 56822e7171bSAlfredo Cardigliano for (j = 0; j < RTE_RETA_GROUP_SIZE; j++) { 56922e7171bSAlfredo Cardigliano if (reta_conf[i].mask & ((uint64_t)1 << j)) { 57022e7171bSAlfredo Cardigliano index = (i * RTE_RETA_GROUP_SIZE) + j; 57122e7171bSAlfredo Cardigliano lif->rss_ind_tbl[index] = reta_conf[i].reta[j]; 57222e7171bSAlfredo Cardigliano } 57322e7171bSAlfredo Cardigliano } 57422e7171bSAlfredo Cardigliano } 57522e7171bSAlfredo Cardigliano 57622e7171bSAlfredo Cardigliano return ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL); 57722e7171bSAlfredo Cardigliano } 57822e7171bSAlfredo Cardigliano 57922e7171bSAlfredo Cardigliano static int 58022e7171bSAlfredo Cardigliano ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev, 58122e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, 58222e7171bSAlfredo Cardigliano uint16_t reta_size) 58322e7171bSAlfredo Cardigliano { 58422e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 58522e7171bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 58622e7171bSAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 58722e7171bSAlfredo Cardigliano int i, num; 58822e7171bSAlfredo Cardigliano 58922e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 59022e7171bSAlfredo Cardigliano 59122e7171bSAlfredo Cardigliano if (reta_size != ident->lif.eth.rss_ind_tbl_sz) { 59222e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "The size of hash lookup table configured " 5934ae96cb8SAndrew Boyer "(%d) does not match the number hardware can support " 59422e7171bSAlfredo Cardigliano "(%d)", 59522e7171bSAlfredo Cardigliano reta_size, ident->lif.eth.rss_ind_tbl_sz); 59622e7171bSAlfredo Cardigliano return -EINVAL; 59722e7171bSAlfredo Cardigliano } 59822e7171bSAlfredo Cardigliano 59922e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 60022e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "RSS RETA has not been built yet"); 60122e7171bSAlfredo Cardigliano return -EINVAL; 60222e7171bSAlfredo Cardigliano } 60322e7171bSAlfredo Cardigliano 60422e7171bSAlfredo Cardigliano num = reta_size / RTE_RETA_GROUP_SIZE; 60522e7171bSAlfredo Cardigliano 60622e7171bSAlfredo Cardigliano for (i = 0; i < num; i++) { 60722e7171bSAlfredo Cardigliano memcpy(reta_conf->reta, 60822e7171bSAlfredo Cardigliano &lif->rss_ind_tbl[i * RTE_RETA_GROUP_SIZE], 60922e7171bSAlfredo Cardigliano RTE_RETA_GROUP_SIZE); 61022e7171bSAlfredo Cardigliano reta_conf++; 61122e7171bSAlfredo Cardigliano } 61222e7171bSAlfredo Cardigliano 61322e7171bSAlfredo Cardigliano return 0; 61422e7171bSAlfredo Cardigliano } 61522e7171bSAlfredo Cardigliano 61622e7171bSAlfredo Cardigliano static int 61722e7171bSAlfredo Cardigliano ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev, 61822e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf) 61922e7171bSAlfredo Cardigliano { 62022e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 62122e7171bSAlfredo Cardigliano uint64_t rss_hf = 0; 62222e7171bSAlfredo Cardigliano 62322e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 62422e7171bSAlfredo Cardigliano 62522e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 62622e7171bSAlfredo Cardigliano IONIC_PRINT(NOTICE, "RSS not enabled"); 62722e7171bSAlfredo Cardigliano return 0; 62822e7171bSAlfredo Cardigliano } 62922e7171bSAlfredo Cardigliano 63022e7171bSAlfredo Cardigliano /* Get key value (if not null, rss_key is 40-byte) */ 63122e7171bSAlfredo Cardigliano if (rss_conf->rss_key != NULL && 63222e7171bSAlfredo Cardigliano rss_conf->rss_key_len >= IONIC_RSS_HASH_KEY_SIZE) 63322e7171bSAlfredo Cardigliano memcpy(rss_conf->rss_key, lif->rss_hash_key, 63422e7171bSAlfredo Cardigliano IONIC_RSS_HASH_KEY_SIZE); 63522e7171bSAlfredo Cardigliano 63622e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4) 63722e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_IPV4; 63822e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4_TCP) 63922e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP; 64022e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4_UDP) 64122e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP; 64222e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6) 64322e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_IPV6; 64422e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6_TCP) 64522e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV6_TCP; 64622e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6_UDP) 64722e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV6_UDP; 64822e7171bSAlfredo Cardigliano 64922e7171bSAlfredo Cardigliano rss_conf->rss_hf = rss_hf; 65022e7171bSAlfredo Cardigliano 65122e7171bSAlfredo Cardigliano return 0; 65222e7171bSAlfredo Cardigliano } 65322e7171bSAlfredo Cardigliano 65422e7171bSAlfredo Cardigliano static int 65522e7171bSAlfredo Cardigliano ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev, 65622e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf) 65722e7171bSAlfredo Cardigliano { 65822e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 65922e7171bSAlfredo Cardigliano uint32_t rss_types = 0; 66022e7171bSAlfredo Cardigliano uint8_t *key = NULL; 66122e7171bSAlfredo Cardigliano 66222e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 66322e7171bSAlfredo Cardigliano 66422e7171bSAlfredo Cardigliano if (rss_conf->rss_key) 66522e7171bSAlfredo Cardigliano key = rss_conf->rss_key; 66622e7171bSAlfredo Cardigliano 66722e7171bSAlfredo Cardigliano if ((rss_conf->rss_hf & IONIC_ETH_RSS_OFFLOAD_ALL) == 0) { 66822e7171bSAlfredo Cardigliano /* 66922e7171bSAlfredo Cardigliano * Can't disable rss through hash flags, 67022e7171bSAlfredo Cardigliano * if it is enabled by default during init 67122e7171bSAlfredo Cardigliano */ 67222e7171bSAlfredo Cardigliano if (lif->rss_ind_tbl) 67322e7171bSAlfredo Cardigliano return -EINVAL; 67422e7171bSAlfredo Cardigliano } else { 67522e7171bSAlfredo Cardigliano /* Can't enable rss if disabled by default during init */ 67622e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) 67722e7171bSAlfredo Cardigliano return -EINVAL; 67822e7171bSAlfredo Cardigliano 67922e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_IPV4) 68022e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4; 68122e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_TCP) 68222e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4_TCP; 68322e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_UDP) 68422e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4_UDP; 68522e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_IPV6) 68622e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6; 68722e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_TCP) 68822e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6_TCP; 68922e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_UDP) 69022e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6_UDP; 69122e7171bSAlfredo Cardigliano 69222e7171bSAlfredo Cardigliano ionic_lif_rss_config(lif, rss_types, key, NULL); 69322e7171bSAlfredo Cardigliano } 69422e7171bSAlfredo Cardigliano 69522e7171bSAlfredo Cardigliano return 0; 69622e7171bSAlfredo Cardigliano } 69722e7171bSAlfredo Cardigliano 69822e7171bSAlfredo Cardigliano static int 6993cdfd905SAlfredo Cardigliano ionic_dev_stats_get(struct rte_eth_dev *eth_dev, 7003cdfd905SAlfredo Cardigliano struct rte_eth_stats *stats) 7013cdfd905SAlfredo Cardigliano { 7023cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7033cdfd905SAlfredo Cardigliano 7043cdfd905SAlfredo Cardigliano ionic_lif_get_stats(lif, stats); 7053cdfd905SAlfredo Cardigliano 7063cdfd905SAlfredo Cardigliano return 0; 7073cdfd905SAlfredo Cardigliano } 7083cdfd905SAlfredo Cardigliano 7093cdfd905SAlfredo Cardigliano static int 7103cdfd905SAlfredo Cardigliano ionic_dev_stats_reset(struct rte_eth_dev *eth_dev) 7113cdfd905SAlfredo Cardigliano { 7123cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7133cdfd905SAlfredo Cardigliano 7143cdfd905SAlfredo Cardigliano IONIC_PRINT_CALL(); 7153cdfd905SAlfredo Cardigliano 7163cdfd905SAlfredo Cardigliano ionic_lif_reset_stats(lif); 7173cdfd905SAlfredo Cardigliano 7183cdfd905SAlfredo Cardigliano return 0; 7193cdfd905SAlfredo Cardigliano } 7203cdfd905SAlfredo Cardigliano 7213cdfd905SAlfredo Cardigliano static int 7223cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names(__rte_unused struct rte_eth_dev *eth_dev, 7233cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, 7243cdfd905SAlfredo Cardigliano __rte_unused unsigned int size) 7253cdfd905SAlfredo Cardigliano { 7263cdfd905SAlfredo Cardigliano unsigned int i; 7273cdfd905SAlfredo Cardigliano 7283cdfd905SAlfredo Cardigliano if (xstats_names != NULL) { 7293cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 7303cdfd905SAlfredo Cardigliano snprintf(xstats_names[i].name, 7313cdfd905SAlfredo Cardigliano sizeof(xstats_names[i].name), 7323cdfd905SAlfredo Cardigliano "%s", rte_ionic_xstats_strings[i].name); 7333cdfd905SAlfredo Cardigliano } 7343cdfd905SAlfredo Cardigliano } 7353cdfd905SAlfredo Cardigliano 7363cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7373cdfd905SAlfredo Cardigliano } 7383cdfd905SAlfredo Cardigliano 7393cdfd905SAlfredo Cardigliano static int 7403cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *eth_dev, 7413cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, const uint64_t *ids, 7423cdfd905SAlfredo Cardigliano unsigned int limit) 7433cdfd905SAlfredo Cardigliano { 7443cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name xstats_names_copy[IONIC_NB_HW_STATS]; 7453cdfd905SAlfredo Cardigliano uint16_t i; 7463cdfd905SAlfredo Cardigliano 7473cdfd905SAlfredo Cardigliano if (!ids) { 7483cdfd905SAlfredo Cardigliano if (xstats_names != NULL) { 7493cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 7503cdfd905SAlfredo Cardigliano snprintf(xstats_names[i].name, 7513cdfd905SAlfredo Cardigliano sizeof(xstats_names[i].name), 7523cdfd905SAlfredo Cardigliano "%s", rte_ionic_xstats_strings[i].name); 7533cdfd905SAlfredo Cardigliano } 7543cdfd905SAlfredo Cardigliano } 7553cdfd905SAlfredo Cardigliano 7563cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7573cdfd905SAlfredo Cardigliano } 7583cdfd905SAlfredo Cardigliano 7593cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names_by_id(eth_dev, xstats_names_copy, NULL, 7603cdfd905SAlfredo Cardigliano IONIC_NB_HW_STATS); 7613cdfd905SAlfredo Cardigliano 7623cdfd905SAlfredo Cardigliano for (i = 0; i < limit; i++) { 7633cdfd905SAlfredo Cardigliano if (ids[i] >= IONIC_NB_HW_STATS) { 7643cdfd905SAlfredo Cardigliano IONIC_PRINT(ERR, "id value isn't valid"); 7653cdfd905SAlfredo Cardigliano return -1; 7663cdfd905SAlfredo Cardigliano } 7673cdfd905SAlfredo Cardigliano 7683cdfd905SAlfredo Cardigliano strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 7693cdfd905SAlfredo Cardigliano } 7703cdfd905SAlfredo Cardigliano 7713cdfd905SAlfredo Cardigliano return limit; 7723cdfd905SAlfredo Cardigliano } 7733cdfd905SAlfredo Cardigliano 7743cdfd905SAlfredo Cardigliano static int 7753cdfd905SAlfredo Cardigliano ionic_dev_xstats_get(struct rte_eth_dev *eth_dev, struct rte_eth_xstat *xstats, 7763cdfd905SAlfredo Cardigliano unsigned int n) 7773cdfd905SAlfredo Cardigliano { 7783cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7793cdfd905SAlfredo Cardigliano struct ionic_lif_stats hw_stats; 7803cdfd905SAlfredo Cardigliano uint16_t i; 7813cdfd905SAlfredo Cardigliano 7823cdfd905SAlfredo Cardigliano if (n < IONIC_NB_HW_STATS) 7833cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7843cdfd905SAlfredo Cardigliano 7853cdfd905SAlfredo Cardigliano ionic_lif_get_hw_stats(lif, &hw_stats); 7863cdfd905SAlfredo Cardigliano 7873cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 7883cdfd905SAlfredo Cardigliano xstats[i].value = *(uint64_t *)(((char *)&hw_stats) + 7893cdfd905SAlfredo Cardigliano rte_ionic_xstats_strings[i].offset); 7903cdfd905SAlfredo Cardigliano xstats[i].id = i; 7913cdfd905SAlfredo Cardigliano } 7923cdfd905SAlfredo Cardigliano 7933cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7943cdfd905SAlfredo Cardigliano } 7953cdfd905SAlfredo Cardigliano 7963cdfd905SAlfredo Cardigliano static int 7973cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_by_id(struct rte_eth_dev *eth_dev, const uint64_t *ids, 7983cdfd905SAlfredo Cardigliano uint64_t *values, unsigned int n) 7993cdfd905SAlfredo Cardigliano { 8003cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 8013cdfd905SAlfredo Cardigliano struct ionic_lif_stats hw_stats; 8023cdfd905SAlfredo Cardigliano uint64_t values_copy[IONIC_NB_HW_STATS]; 8033cdfd905SAlfredo Cardigliano uint16_t i; 8043cdfd905SAlfredo Cardigliano 8053cdfd905SAlfredo Cardigliano if (!ids) { 8063cdfd905SAlfredo Cardigliano if (!ids && n < IONIC_NB_HW_STATS) 8073cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8083cdfd905SAlfredo Cardigliano 8093cdfd905SAlfredo Cardigliano ionic_lif_get_hw_stats(lif, &hw_stats); 8103cdfd905SAlfredo Cardigliano 8113cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 8123cdfd905SAlfredo Cardigliano values[i] = *(uint64_t *)(((char *)&hw_stats) + 8133cdfd905SAlfredo Cardigliano rte_ionic_xstats_strings[i].offset); 8143cdfd905SAlfredo Cardigliano } 8153cdfd905SAlfredo Cardigliano 8163cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8173cdfd905SAlfredo Cardigliano } 8183cdfd905SAlfredo Cardigliano 8193cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_by_id(eth_dev, NULL, values_copy, 8203cdfd905SAlfredo Cardigliano IONIC_NB_HW_STATS); 8213cdfd905SAlfredo Cardigliano 8223cdfd905SAlfredo Cardigliano for (i = 0; i < n; i++) { 8233cdfd905SAlfredo Cardigliano if (ids[i] >= IONIC_NB_HW_STATS) { 8243cdfd905SAlfredo Cardigliano IONIC_PRINT(ERR, "id value isn't valid"); 8253cdfd905SAlfredo Cardigliano return -1; 8263cdfd905SAlfredo Cardigliano } 8273cdfd905SAlfredo Cardigliano 8283cdfd905SAlfredo Cardigliano values[i] = values_copy[ids[i]]; 8293cdfd905SAlfredo Cardigliano } 8303cdfd905SAlfredo Cardigliano 8313cdfd905SAlfredo Cardigliano return n; 8323cdfd905SAlfredo Cardigliano } 8333cdfd905SAlfredo Cardigliano 8343cdfd905SAlfredo Cardigliano static int 8353cdfd905SAlfredo Cardigliano ionic_dev_xstats_reset(struct rte_eth_dev *eth_dev) 8363cdfd905SAlfredo Cardigliano { 8373cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 8383cdfd905SAlfredo Cardigliano 8393cdfd905SAlfredo Cardigliano ionic_lif_reset_hw_stats(lif); 8403cdfd905SAlfredo Cardigliano 8413cdfd905SAlfredo Cardigliano return 0; 8423cdfd905SAlfredo Cardigliano } 8433cdfd905SAlfredo Cardigliano 8443cdfd905SAlfredo Cardigliano static int 845598f6726SAlfredo Cardigliano ionic_dev_configure(struct rte_eth_dev *eth_dev) 846598f6726SAlfredo Cardigliano { 847598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 848598f6726SAlfredo Cardigliano int err; 849598f6726SAlfredo Cardigliano 850598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 851598f6726SAlfredo Cardigliano 852598f6726SAlfredo Cardigliano err = ionic_lif_configure(lif); 853598f6726SAlfredo Cardigliano if (err) { 854598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot configure LIF: %d", err); 855598f6726SAlfredo Cardigliano return err; 856598f6726SAlfredo Cardigliano } 857598f6726SAlfredo Cardigliano 858598f6726SAlfredo Cardigliano return 0; 859598f6726SAlfredo Cardigliano } 860598f6726SAlfredo Cardigliano 861598f6726SAlfredo Cardigliano static inline uint32_t 862598f6726SAlfredo Cardigliano ionic_parse_link_speeds(uint16_t link_speeds) 863598f6726SAlfredo Cardigliano { 864598f6726SAlfredo Cardigliano if (link_speeds & ETH_LINK_SPEED_100G) 865598f6726SAlfredo Cardigliano return 100000; 866598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_50G) 867598f6726SAlfredo Cardigliano return 50000; 868598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_40G) 869598f6726SAlfredo Cardigliano return 40000; 870598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_25G) 871598f6726SAlfredo Cardigliano return 25000; 872598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_10G) 873598f6726SAlfredo Cardigliano return 10000; 874598f6726SAlfredo Cardigliano else 875598f6726SAlfredo Cardigliano return 0; 876598f6726SAlfredo Cardigliano } 877598f6726SAlfredo Cardigliano 878598f6726SAlfredo Cardigliano /* 879598f6726SAlfredo Cardigliano * Configure device link speed and setup link. 880598f6726SAlfredo Cardigliano * It returns 0 on success. 881598f6726SAlfredo Cardigliano */ 882598f6726SAlfredo Cardigliano static int 883598f6726SAlfredo Cardigliano ionic_dev_start(struct rte_eth_dev *eth_dev) 884598f6726SAlfredo Cardigliano { 885598f6726SAlfredo Cardigliano struct rte_eth_conf *dev_conf = ð_dev->data->dev_conf; 886598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 887598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 888598f6726SAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 889598f6726SAlfredo Cardigliano uint32_t allowed_speeds; 890598f6726SAlfredo Cardigliano int err; 891598f6726SAlfredo Cardigliano 892598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 893598f6726SAlfredo Cardigliano 894598f6726SAlfredo Cardigliano allowed_speeds = 895598f6726SAlfredo Cardigliano ETH_LINK_SPEED_FIXED | 896598f6726SAlfredo Cardigliano ETH_LINK_SPEED_10G | 897598f6726SAlfredo Cardigliano ETH_LINK_SPEED_25G | 898598f6726SAlfredo Cardigliano ETH_LINK_SPEED_40G | 899598f6726SAlfredo Cardigliano ETH_LINK_SPEED_50G | 900598f6726SAlfredo Cardigliano ETH_LINK_SPEED_100G; 901598f6726SAlfredo Cardigliano 902598f6726SAlfredo Cardigliano if (dev_conf->link_speeds & ~allowed_speeds) { 903598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Invalid link setting"); 904598f6726SAlfredo Cardigliano return -EINVAL; 905598f6726SAlfredo Cardigliano } 906598f6726SAlfredo Cardigliano 90720e577e4SAndrew Boyer if (dev_conf->lpbk_mode) 90820e577e4SAndrew Boyer IONIC_PRINT(WARNING, "Loopback mode not supported"); 90920e577e4SAndrew Boyer 910598f6726SAlfredo Cardigliano err = ionic_lif_start(lif); 911598f6726SAlfredo Cardigliano if (err) { 912598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot start LIF: %d", err); 913598f6726SAlfredo Cardigliano return err; 914598f6726SAlfredo Cardigliano } 915598f6726SAlfredo Cardigliano 916598f6726SAlfredo Cardigliano if (eth_dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_FIXED) { 917598f6726SAlfredo Cardigliano uint32_t speed = ionic_parse_link_speeds(dev_conf->link_speeds); 918598f6726SAlfredo Cardigliano 919598f6726SAlfredo Cardigliano if (speed) 920598f6726SAlfredo Cardigliano ionic_dev_cmd_port_speed(idev, speed); 921598f6726SAlfredo Cardigliano } 922598f6726SAlfredo Cardigliano 923598f6726SAlfredo Cardigliano ionic_dev_link_update(eth_dev, 0); 924598f6726SAlfredo Cardigliano 925598f6726SAlfredo Cardigliano return 0; 926598f6726SAlfredo Cardigliano } 927598f6726SAlfredo Cardigliano 928598f6726SAlfredo Cardigliano /* 929598f6726SAlfredo Cardigliano * Stop device: disable rx and tx functions to allow for reconfiguring. 930598f6726SAlfredo Cardigliano */ 93162024eb8SIvan Ilchenko static int 932598f6726SAlfredo Cardigliano ionic_dev_stop(struct rte_eth_dev *eth_dev) 933598f6726SAlfredo Cardigliano { 934598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 935598f6726SAlfredo Cardigliano 936598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 937598f6726SAlfredo Cardigliano 938*be63459eSAndrew Boyer ionic_lif_stop(lif); 93962024eb8SIvan Ilchenko 940*be63459eSAndrew Boyer return 0; 941598f6726SAlfredo Cardigliano } 942598f6726SAlfredo Cardigliano 943175e4e7eSAndrew Boyer static void ionic_unconfigure_intr(struct ionic_adapter *adapter); 944175e4e7eSAndrew Boyer 945598f6726SAlfredo Cardigliano /* 946598f6726SAlfredo Cardigliano * Reset and stop device. 947598f6726SAlfredo Cardigliano */ 948b142387bSThomas Monjalon static int 949598f6726SAlfredo Cardigliano ionic_dev_close(struct rte_eth_dev *eth_dev) 950598f6726SAlfredo Cardigliano { 951598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 952175e4e7eSAndrew Boyer struct ionic_adapter *adapter = lif->adapter; 953598f6726SAlfredo Cardigliano 954598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 95530410493SThomas Monjalon if (rte_eal_process_type() != RTE_PROC_PRIMARY) 95630410493SThomas Monjalon return 0; 957598f6726SAlfredo Cardigliano 958*be63459eSAndrew Boyer ionic_lif_stop(lif); 959598f6726SAlfredo Cardigliano 960175e4e7eSAndrew Boyer ionic_lif_free_queues(lif); 961175e4e7eSAndrew Boyer 962175e4e7eSAndrew Boyer IONIC_PRINT(NOTICE, "Removing device %s", eth_dev->device->name); 963175e4e7eSAndrew Boyer ionic_unconfigure_intr(adapter); 964175e4e7eSAndrew Boyer 965175e4e7eSAndrew Boyer rte_eth_dev_destroy(eth_dev, eth_ionic_dev_uninit); 966175e4e7eSAndrew Boyer 967175e4e7eSAndrew Boyer ionic_port_reset(adapter); 968175e4e7eSAndrew Boyer ionic_reset(adapter); 969175e4e7eSAndrew Boyer 970175e4e7eSAndrew Boyer rte_free(adapter); 971b142387bSThomas Monjalon 972b142387bSThomas Monjalon return 0; 973598f6726SAlfredo Cardigliano } 974598f6726SAlfredo Cardigliano 975598f6726SAlfredo Cardigliano static int 976669c8de6SAlfredo Cardigliano eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params) 977669c8de6SAlfredo Cardigliano { 978669c8de6SAlfredo Cardigliano struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 979669c8de6SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 980669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = (struct ionic_adapter *)init_params; 981669c8de6SAlfredo Cardigliano int err; 982669c8de6SAlfredo Cardigliano 983669c8de6SAlfredo Cardigliano IONIC_PRINT_CALL(); 984669c8de6SAlfredo Cardigliano 985669c8de6SAlfredo Cardigliano eth_dev->dev_ops = &ionic_eth_dev_ops; 986a27d9013SAlfredo Cardigliano eth_dev->rx_pkt_burst = &ionic_recv_pkts; 987a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_burst = &ionic_xmit_pkts; 988a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_prepare = &ionic_prep_pkts; 989669c8de6SAlfredo Cardigliano 990669c8de6SAlfredo Cardigliano /* Multi-process not supported, primary does initialization anyway */ 991669c8de6SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) 992669c8de6SAlfredo Cardigliano return 0; 993669c8de6SAlfredo Cardigliano 994669c8de6SAlfredo Cardigliano rte_eth_copy_pci_info(eth_dev, pci_dev); 995f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 996669c8de6SAlfredo Cardigliano 997669c8de6SAlfredo Cardigliano lif->eth_dev = eth_dev; 998669c8de6SAlfredo Cardigliano lif->adapter = adapter; 99900b65da5SAndrew Boyer adapter->lif = lif; 1000669c8de6SAlfredo Cardigliano 1001598f6726SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Up to %u MAC addresses supported", 1002598f6726SAlfredo Cardigliano adapter->max_mac_addrs); 1003598f6726SAlfredo Cardigliano 1004598f6726SAlfredo Cardigliano /* Allocate memory for storing MAC addresses */ 1005598f6726SAlfredo Cardigliano eth_dev->data->mac_addrs = rte_zmalloc("ionic", 1006598f6726SAlfredo Cardigliano RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs, 0); 1007598f6726SAlfredo Cardigliano 1008598f6726SAlfredo Cardigliano if (eth_dev->data->mac_addrs == NULL) { 1009598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to allocate %u bytes needed to " 1010598f6726SAlfredo Cardigliano "store MAC addresses", 1011598f6726SAlfredo Cardigliano RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs); 1012598f6726SAlfredo Cardigliano err = -ENOMEM; 1013598f6726SAlfredo Cardigliano goto err; 1014598f6726SAlfredo Cardigliano } 1015598f6726SAlfredo Cardigliano 1016669c8de6SAlfredo Cardigliano err = ionic_lif_alloc(lif); 1017669c8de6SAlfredo Cardigliano if (err) { 1018669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot allocate LIFs: %d, aborting", 1019669c8de6SAlfredo Cardigliano err); 1020669c8de6SAlfredo Cardigliano goto err; 1021669c8de6SAlfredo Cardigliano } 1022669c8de6SAlfredo Cardigliano 1023669c8de6SAlfredo Cardigliano err = ionic_lif_init(lif); 1024669c8de6SAlfredo Cardigliano if (err) { 1025669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init LIFs: %d, aborting", err); 1026669c8de6SAlfredo Cardigliano goto err_free_lif; 1027669c8de6SAlfredo Cardigliano } 1028669c8de6SAlfredo Cardigliano 1029598f6726SAlfredo Cardigliano /* Copy the MAC address */ 1030598f6726SAlfredo Cardigliano rte_ether_addr_copy((struct rte_ether_addr *)lif->mac_addr, 1031598f6726SAlfredo Cardigliano ð_dev->data->mac_addrs[0]); 1032598f6726SAlfredo Cardigliano 1033669c8de6SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Port %u initialized", eth_dev->data->port_id); 1034669c8de6SAlfredo Cardigliano 1035669c8de6SAlfredo Cardigliano return 0; 1036669c8de6SAlfredo Cardigliano 1037669c8de6SAlfredo Cardigliano err_free_lif: 1038669c8de6SAlfredo Cardigliano ionic_lif_free(lif); 1039669c8de6SAlfredo Cardigliano err: 1040669c8de6SAlfredo Cardigliano return err; 1041669c8de6SAlfredo Cardigliano } 1042669c8de6SAlfredo Cardigliano 1043669c8de6SAlfredo Cardigliano static int 1044669c8de6SAlfredo Cardigliano eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev) 1045669c8de6SAlfredo Cardigliano { 1046669c8de6SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 1047669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 1048669c8de6SAlfredo Cardigliano 1049669c8de6SAlfredo Cardigliano IONIC_PRINT_CALL(); 1050669c8de6SAlfredo Cardigliano 1051669c8de6SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1052669c8de6SAlfredo Cardigliano return 0; 1053669c8de6SAlfredo Cardigliano 105400b65da5SAndrew Boyer adapter->lif = NULL; 1055669c8de6SAlfredo Cardigliano 1056669c8de6SAlfredo Cardigliano ionic_lif_deinit(lif); 1057669c8de6SAlfredo Cardigliano ionic_lif_free(lif); 1058669c8de6SAlfredo Cardigliano 1059*be63459eSAndrew Boyer if (!(lif->state & IONIC_LIF_F_FW_RESET)) 1060*be63459eSAndrew Boyer ionic_lif_reset(lif); 1061*be63459eSAndrew Boyer 1062669c8de6SAlfredo Cardigliano return 0; 1063669c8de6SAlfredo Cardigliano } 1064669c8de6SAlfredo Cardigliano 10655ef51809SAlfredo Cardigliano static int 106627b942c8SAlfredo Cardigliano ionic_configure_intr(struct ionic_adapter *adapter) 106727b942c8SAlfredo Cardigliano { 106827b942c8SAlfredo Cardigliano struct rte_pci_device *pci_dev = adapter->pci_dev; 106927b942c8SAlfredo Cardigliano struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; 107027b942c8SAlfredo Cardigliano int err; 107127b942c8SAlfredo Cardigliano 107227b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Configuring %u intrs", adapter->nintrs); 107327b942c8SAlfredo Cardigliano 107427b942c8SAlfredo Cardigliano if (rte_intr_efd_enable(intr_handle, adapter->nintrs)) { 107527b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Fail to create eventfd"); 107627b942c8SAlfredo Cardigliano return -1; 107727b942c8SAlfredo Cardigliano } 107827b942c8SAlfredo Cardigliano 107927b942c8SAlfredo Cardigliano if (rte_intr_dp_is_en(intr_handle)) 108027b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, 108127b942c8SAlfredo Cardigliano "Packet I/O interrupt on datapath is enabled"); 108227b942c8SAlfredo Cardigliano 108327b942c8SAlfredo Cardigliano if (!intr_handle->intr_vec) { 108427b942c8SAlfredo Cardigliano intr_handle->intr_vec = rte_zmalloc("intr_vec", 108527b942c8SAlfredo Cardigliano adapter->nintrs * sizeof(int), 0); 108627b942c8SAlfredo Cardigliano 108727b942c8SAlfredo Cardigliano if (!intr_handle->intr_vec) { 108827b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to allocate %u vectors", 108927b942c8SAlfredo Cardigliano adapter->nintrs); 109027b942c8SAlfredo Cardigliano return -ENOMEM; 109127b942c8SAlfredo Cardigliano } 109227b942c8SAlfredo Cardigliano } 109327b942c8SAlfredo Cardigliano 109427b942c8SAlfredo Cardigliano err = rte_intr_callback_register(intr_handle, 109527b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler, 109627b942c8SAlfredo Cardigliano adapter); 109727b942c8SAlfredo Cardigliano 109827b942c8SAlfredo Cardigliano if (err) { 109927b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, 110027b942c8SAlfredo Cardigliano "Failure registering interrupts handler (%d)", 110127b942c8SAlfredo Cardigliano err); 110227b942c8SAlfredo Cardigliano return err; 110327b942c8SAlfredo Cardigliano } 110427b942c8SAlfredo Cardigliano 110527b942c8SAlfredo Cardigliano /* enable intr mapping */ 110627b942c8SAlfredo Cardigliano err = rte_intr_enable(intr_handle); 110727b942c8SAlfredo Cardigliano 110827b942c8SAlfredo Cardigliano if (err) { 110927b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failure enabling interrupts (%d)", err); 111027b942c8SAlfredo Cardigliano return err; 111127b942c8SAlfredo Cardigliano } 111227b942c8SAlfredo Cardigliano 111327b942c8SAlfredo Cardigliano return 0; 111427b942c8SAlfredo Cardigliano } 111527b942c8SAlfredo Cardigliano 111627b942c8SAlfredo Cardigliano static void 111727b942c8SAlfredo Cardigliano ionic_unconfigure_intr(struct ionic_adapter *adapter) 111827b942c8SAlfredo Cardigliano { 111927b942c8SAlfredo Cardigliano struct rte_pci_device *pci_dev = adapter->pci_dev; 112027b942c8SAlfredo Cardigliano struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; 112127b942c8SAlfredo Cardigliano 112227b942c8SAlfredo Cardigliano rte_intr_disable(intr_handle); 112327b942c8SAlfredo Cardigliano 112427b942c8SAlfredo Cardigliano rte_intr_callback_unregister(intr_handle, 112527b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler, 112627b942c8SAlfredo Cardigliano adapter); 112727b942c8SAlfredo Cardigliano } 112827b942c8SAlfredo Cardigliano 112927b942c8SAlfredo Cardigliano static int 11305ef51809SAlfredo Cardigliano eth_ionic_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 11315ef51809SAlfredo Cardigliano struct rte_pci_device *pci_dev) 11325ef51809SAlfredo Cardigliano { 1133669c8de6SAlfredo Cardigliano char name[RTE_ETH_NAME_MAX_LEN]; 11345ef51809SAlfredo Cardigliano struct rte_mem_resource *resource; 11355ef51809SAlfredo Cardigliano struct ionic_adapter *adapter; 11365ef51809SAlfredo Cardigliano struct ionic_hw *hw; 11375ef51809SAlfredo Cardigliano unsigned long i; 11385ef51809SAlfredo Cardigliano int err; 11395ef51809SAlfredo Cardigliano 11405ef51809SAlfredo Cardigliano /* Check structs (trigger error at compilation time) */ 11415ef51809SAlfredo Cardigliano ionic_struct_size_checks(); 11425ef51809SAlfredo Cardigliano 11435ef51809SAlfredo Cardigliano /* Multi-process not supported */ 11445ef51809SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 11455ef51809SAlfredo Cardigliano err = -EPERM; 11465ef51809SAlfredo Cardigliano goto err; 11475ef51809SAlfredo Cardigliano } 11485ef51809SAlfredo Cardigliano 11495ef51809SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Initializing device %s", 11505ef51809SAlfredo Cardigliano pci_dev->device.name); 11515ef51809SAlfredo Cardigliano 11525ef51809SAlfredo Cardigliano adapter = rte_zmalloc("ionic", sizeof(*adapter), 0); 11535ef51809SAlfredo Cardigliano if (!adapter) { 11545ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "OOM"); 11555ef51809SAlfredo Cardigliano err = -ENOMEM; 11565ef51809SAlfredo Cardigliano goto err; 11575ef51809SAlfredo Cardigliano } 11585ef51809SAlfredo Cardigliano 11595ef51809SAlfredo Cardigliano adapter->pci_dev = pci_dev; 11605ef51809SAlfredo Cardigliano hw = &adapter->hw; 11615ef51809SAlfredo Cardigliano 11625ef51809SAlfredo Cardigliano hw->device_id = pci_dev->id.device_id; 11635ef51809SAlfredo Cardigliano hw->vendor_id = pci_dev->id.vendor_id; 11645ef51809SAlfredo Cardigliano 11655ef51809SAlfredo Cardigliano err = ionic_init_mac(hw); 11665ef51809SAlfredo Cardigliano if (err != 0) { 11675ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Mac init failed: %d", err); 11685ef51809SAlfredo Cardigliano err = -EIO; 11695ef51809SAlfredo Cardigliano goto err_free_adapter; 11705ef51809SAlfredo Cardigliano } 11715ef51809SAlfredo Cardigliano 11725ef51809SAlfredo Cardigliano adapter->num_bars = 0; 11735ef51809SAlfredo Cardigliano for (i = 0; i < PCI_MAX_RESOURCE && i < IONIC_BARS_MAX; i++) { 11745ef51809SAlfredo Cardigliano resource = &pci_dev->mem_resource[i]; 11755ef51809SAlfredo Cardigliano if (resource->phys_addr == 0 || resource->len == 0) 11765ef51809SAlfredo Cardigliano continue; 11775ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].vaddr = resource->addr; 11785ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].bus_addr = resource->phys_addr; 11795ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].len = resource->len; 11805ef51809SAlfredo Cardigliano adapter->num_bars++; 11815ef51809SAlfredo Cardigliano } 11825ef51809SAlfredo Cardigliano 11835ef51809SAlfredo Cardigliano /* Discover ionic dev resources */ 11845ef51809SAlfredo Cardigliano 11855ef51809SAlfredo Cardigliano err = ionic_setup(adapter); 11865ef51809SAlfredo Cardigliano if (err) { 11875ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot setup device: %d, aborting", err); 11885ef51809SAlfredo Cardigliano goto err_free_adapter; 11895ef51809SAlfredo Cardigliano } 11905ef51809SAlfredo Cardigliano 11915ef51809SAlfredo Cardigliano err = ionic_identify(adapter); 11925ef51809SAlfredo Cardigliano if (err) { 11935ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify device: %d, aborting", 11945ef51809SAlfredo Cardigliano err); 11955ef51809SAlfredo Cardigliano goto err_free_adapter; 11965ef51809SAlfredo Cardigliano } 11975ef51809SAlfredo Cardigliano 11985ef51809SAlfredo Cardigliano err = ionic_init(adapter); 11995ef51809SAlfredo Cardigliano if (err) { 12005ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init device: %d, aborting", err); 12015ef51809SAlfredo Cardigliano goto err_free_adapter; 12025ef51809SAlfredo Cardigliano } 12035ef51809SAlfredo Cardigliano 120423bf4ddbSAlfredo Cardigliano /* Configure the ports */ 120523bf4ddbSAlfredo Cardigliano err = ionic_port_identify(adapter); 120623bf4ddbSAlfredo Cardigliano if (err) { 120723bf4ddbSAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify port: %d, aborting", 120823bf4ddbSAlfredo Cardigliano err); 120923bf4ddbSAlfredo Cardigliano goto err_free_adapter; 121023bf4ddbSAlfredo Cardigliano } 121123bf4ddbSAlfredo Cardigliano 121223bf4ddbSAlfredo Cardigliano err = ionic_port_init(adapter); 121323bf4ddbSAlfredo Cardigliano if (err) { 121423bf4ddbSAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init port: %d, aborting", err); 121523bf4ddbSAlfredo Cardigliano goto err_free_adapter; 121623bf4ddbSAlfredo Cardigliano } 121723bf4ddbSAlfredo Cardigliano 1218669c8de6SAlfredo Cardigliano /* Configure LIFs */ 1219669c8de6SAlfredo Cardigliano err = ionic_lif_identify(adapter); 1220669c8de6SAlfredo Cardigliano if (err) { 1221669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify lif: %d, aborting", err); 1222669c8de6SAlfredo Cardigliano goto err_free_adapter; 1223669c8de6SAlfredo Cardigliano } 1224669c8de6SAlfredo Cardigliano 1225669c8de6SAlfredo Cardigliano /* Allocate and init LIFs */ 1226669c8de6SAlfredo Cardigliano err = ionic_lifs_size(adapter); 1227669c8de6SAlfredo Cardigliano if (err) { 1228669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot size LIFs: %d, aborting", err); 1229669c8de6SAlfredo Cardigliano goto err_free_adapter; 1230669c8de6SAlfredo Cardigliano } 1231669c8de6SAlfredo Cardigliano 1232598f6726SAlfredo Cardigliano adapter->max_mac_addrs = adapter->ident.lif.eth.max_ucast_filters; 1233598f6726SAlfredo Cardigliano 123400b65da5SAndrew Boyer if (adapter->ident.dev.nlifs != 1) { 123500b65da5SAndrew Boyer IONIC_PRINT(ERR, "Unexpected request for %d LIFs", 123600b65da5SAndrew Boyer adapter->ident.dev.nlifs); 123700b65da5SAndrew Boyer goto err_free_adapter; 1238669c8de6SAlfredo Cardigliano } 1239669c8de6SAlfredo Cardigliano 124000b65da5SAndrew Boyer snprintf(name, sizeof(name), "%s_lif", pci_dev->device.name); 124100b65da5SAndrew Boyer err = rte_eth_dev_create(&pci_dev->device, 124200b65da5SAndrew Boyer name, sizeof(struct ionic_lif), 124300b65da5SAndrew Boyer NULL, NULL, eth_ionic_dev_init, adapter); 124400b65da5SAndrew Boyer if (err) { 124500b65da5SAndrew Boyer IONIC_PRINT(ERR, "Cannot create eth device for %s", name); 124600b65da5SAndrew Boyer goto err_free_adapter; 1247669c8de6SAlfredo Cardigliano } 1248669c8de6SAlfredo Cardigliano 124927b942c8SAlfredo Cardigliano err = ionic_configure_intr(adapter); 125027b942c8SAlfredo Cardigliano 125127b942c8SAlfredo Cardigliano if (err) { 125227b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to configure interrupts"); 125327b942c8SAlfredo Cardigliano goto err_free_adapter; 125427b942c8SAlfredo Cardigliano } 125527b942c8SAlfredo Cardigliano 12565ef51809SAlfredo Cardigliano return 0; 12575ef51809SAlfredo Cardigliano 12585ef51809SAlfredo Cardigliano err_free_adapter: 12595ef51809SAlfredo Cardigliano rte_free(adapter); 12605ef51809SAlfredo Cardigliano err: 12615ef51809SAlfredo Cardigliano return err; 12625ef51809SAlfredo Cardigliano } 12635ef51809SAlfredo Cardigliano 12645ef51809SAlfredo Cardigliano static int 1265175e4e7eSAndrew Boyer eth_ionic_pci_remove(struct rte_pci_device *pci_dev) 12665ef51809SAlfredo Cardigliano { 1267669c8de6SAlfredo Cardigliano char name[RTE_ETH_NAME_MAX_LEN]; 1268669c8de6SAlfredo Cardigliano struct rte_eth_dev *eth_dev; 1269669c8de6SAlfredo Cardigliano 127000b65da5SAndrew Boyer /* Adapter lookup is using the eth_dev name */ 127100b65da5SAndrew Boyer snprintf(name, sizeof(name), "%s_lif", pci_dev->device.name); 1272669c8de6SAlfredo Cardigliano 1273669c8de6SAlfredo Cardigliano eth_dev = rte_eth_dev_allocated(name); 1274175e4e7eSAndrew Boyer if (eth_dev) 1275175e4e7eSAndrew Boyer ionic_dev_close(eth_dev); 1276175e4e7eSAndrew Boyer else 1277175e4e7eSAndrew Boyer IONIC_PRINT(DEBUG, "Cannot find device %s", 1278175e4e7eSAndrew Boyer pci_dev->device.name); 1279669c8de6SAlfredo Cardigliano 12805ef51809SAlfredo Cardigliano return 0; 12815ef51809SAlfredo Cardigliano } 12825ef51809SAlfredo Cardigliano 12835ef51809SAlfredo Cardigliano static struct rte_pci_driver rte_ionic_pmd = { 12845ef51809SAlfredo Cardigliano .id_table = pci_id_ionic_map, 12855ef51809SAlfredo Cardigliano .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC, 12865ef51809SAlfredo Cardigliano .probe = eth_ionic_pci_probe, 12875ef51809SAlfredo Cardigliano .remove = eth_ionic_pci_remove, 12885ef51809SAlfredo Cardigliano }; 12895ef51809SAlfredo Cardigliano 12905ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_PCI(net_ionic, rte_ionic_pmd); 12915ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_PCI_TABLE(net_ionic, pci_id_ionic_map); 12925ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_KMOD_DEP(net_ionic, "* igb_uio | uio_pci_generic | vfio-pci"); 12939c99878aSJerin Jacob RTE_LOG_REGISTER(ionic_logtype, pmd.net.ionic, NOTICE); 1294