1d81734caSHemant Agrawal /* SPDX-License-Identifier: BSD-3-Clause
2ff9e112dSShreyansh Jain *
3ff9e112dSShreyansh Jain * Copyright 2016 Freescale Semiconductor, Inc. All rights reserved.
49124e65dSGagandeep Singh * Copyright 2017-2020 NXP
5ff9e112dSShreyansh Jain *
6ff9e112dSShreyansh Jain */
7ff9e112dSShreyansh Jain /* System headers */
8ff9e112dSShreyansh Jain #include <stdio.h>
9ff9e112dSShreyansh Jain #include <inttypes.h>
10ff9e112dSShreyansh Jain #include <unistd.h>
11ff9e112dSShreyansh Jain #include <limits.h>
12ff9e112dSShreyansh Jain #include <sched.h>
13ff9e112dSShreyansh Jain #include <signal.h>
14ff9e112dSShreyansh Jain #include <pthread.h>
15ff9e112dSShreyansh Jain #include <sys/types.h>
16ff9e112dSShreyansh Jain #include <sys/syscall.h>
17ff9e112dSShreyansh Jain
186723c0fcSBruce Richardson #include <rte_string_fns.h>
19ff9e112dSShreyansh Jain #include <rte_byteorder.h>
20ff9e112dSShreyansh Jain #include <rte_common.h>
21ff9e112dSShreyansh Jain #include <rte_interrupts.h>
22ff9e112dSShreyansh Jain #include <rte_log.h>
23ff9e112dSShreyansh Jain #include <rte_debug.h>
24ff9e112dSShreyansh Jain #include <rte_pci.h>
25ff9e112dSShreyansh Jain #include <rte_atomic.h>
26ff9e112dSShreyansh Jain #include <rte_branch_prediction.h>
27ff9e112dSShreyansh Jain #include <rte_memory.h>
28ff9e112dSShreyansh Jain #include <rte_tailq.h>
29ff9e112dSShreyansh Jain #include <rte_eal.h>
30ff9e112dSShreyansh Jain #include <rte_alarm.h>
31ff9e112dSShreyansh Jain #include <rte_ether.h>
32df96fd0dSBruce Richardson #include <ethdev_driver.h>
33ff9e112dSShreyansh Jain #include <rte_malloc.h>
34ff9e112dSShreyansh Jain #include <rte_ring.h>
35ff9e112dSShreyansh Jain
36ff9e112dSShreyansh Jain #include <rte_dpaa_bus.h>
37ff9e112dSShreyansh Jain #include <rte_dpaa_logs.h>
3837f9b54bSShreyansh Jain #include <dpaa_mempool.h>
39ff9e112dSShreyansh Jain
40ff9e112dSShreyansh Jain #include <dpaa_ethdev.h>
4137f9b54bSShreyansh Jain #include <dpaa_rxtx.h>
424defbc8cSSachin Saxena #include <dpaa_flow.h>
438c3495f5SHemant Agrawal #include <rte_pmd_dpaa.h>
4437f9b54bSShreyansh Jain
4537f9b54bSShreyansh Jain #include <fsl_usd.h>
4637f9b54bSShreyansh Jain #include <fsl_qman.h>
4737f9b54bSShreyansh Jain #include <fsl_bman.h>
4837f9b54bSShreyansh Jain #include <fsl_fman.h>
492aa10990SRohit Raj #include <process.h>
5077393f56SSachin Saxena #include <fmlib/fm_ext.h>
51ff9e112dSShreyansh Jain
5289b9bb08SRohit Raj #define CHECK_INTERVAL 100 /* 100ms */
5389b9bb08SRohit Raj #define MAX_REPEAT_TIME 90 /* 9s (90 * 100ms) in total */
5489b9bb08SRohit Raj
55c5836218SSunil Kumar Kori /* Supported Rx offloads */
56c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
57295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_SCATTER;
58c5836218SSunil Kumar Kori
59c5836218SSunil Kumar Kori /* Rx offloads which cannot be disabled */
60c5836218SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
61295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_IPV4_CKSUM |
62295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_UDP_CKSUM |
63295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_TCP_CKSUM |
64295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM |
65295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_RSS_HASH;
66c5836218SSunil Kumar Kori
67c5836218SSunil Kumar Kori /* Supported Tx offloads */
681cd8d4ceSHemant Agrawal static uint64_t dev_tx_offloads_sup =
69295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_MT_LOCKFREE |
70295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE;
71c5836218SSunil Kumar Kori
72c5836218SSunil Kumar Kori /* Tx offloads which cannot be disabled */
73c5836218SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
74295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |
75295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_UDP_CKSUM |
76295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_TCP_CKSUM |
77295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_SCTP_CKSUM |
78295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM |
79295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_MULTI_SEGS;
80c5836218SSunil Kumar Kori
81ff9e112dSShreyansh Jain /* Keep track of whether QMAN and BMAN have been globally initialized */
82ff9e112dSShreyansh Jain static int is_global_init;
834defbc8cSSachin Saxena static int fmc_q = 1; /* Indicates the use of static fmc for distribution */
848d6fc8b6SHemant Agrawal static int default_q; /* use default queue - FMC is not executed*/
850b5deefbSShreyansh Jain /* At present we only allow up to 4 push mode queues as default - as each of
860b5deefbSShreyansh Jain * this queue need dedicated portal and we are short of portals.
870c504f69SHemant Agrawal */
880b5deefbSShreyansh Jain #define DPAA_MAX_PUSH_MODE_QUEUE 8
890b5deefbSShreyansh Jain #define DPAA_DEFAULT_PUSH_MODE_QUEUE 4
900c504f69SHemant Agrawal
910b5deefbSShreyansh Jain static int dpaa_push_mode_max_queue = DPAA_DEFAULT_PUSH_MODE_QUEUE;
920c504f69SHemant Agrawal static int dpaa_push_queue_idx; /* Queue index which are in push mode*/
930c504f69SHemant Agrawal
94ff9e112dSShreyansh Jain
959124e65dSGagandeep Singh /* Per RX FQ Taildrop in frame count */
9662f53995SHemant Agrawal static unsigned int td_threshold = CGR_RX_PERFQ_THRESH;
9762f53995SHemant Agrawal
989124e65dSGagandeep Singh /* Per TX FQ Taildrop in frame count, disabled by default */
999124e65dSGagandeep Singh static unsigned int td_tx_threshold;
1009124e65dSGagandeep Singh
101b21ed3e2SHemant Agrawal struct rte_dpaa_xstats_name_off {
102b21ed3e2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE];
103b21ed3e2SHemant Agrawal uint32_t offset;
104b21ed3e2SHemant Agrawal };
105b21ed3e2SHemant Agrawal
106b21ed3e2SHemant Agrawal static const struct rte_dpaa_xstats_name_off dpaa_xstats_strings[] = {
107b21ed3e2SHemant Agrawal {"rx_align_err",
108b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, raln)},
109b21ed3e2SHemant Agrawal {"rx_valid_pause",
110b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rxpf)},
111b21ed3e2SHemant Agrawal {"rx_fcs_err",
112b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfcs)},
113b21ed3e2SHemant Agrawal {"rx_vlan_frame",
114b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rvlan)},
115b21ed3e2SHemant Agrawal {"rx_frame_err",
116b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rerr)},
117b21ed3e2SHemant Agrawal {"rx_drop_err",
118b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rdrp)},
119b21ed3e2SHemant Agrawal {"rx_undersized",
120b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rund)},
121b21ed3e2SHemant Agrawal {"rx_oversize_err",
122b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rovr)},
123b21ed3e2SHemant Agrawal {"rx_fragment_pkt",
124b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, rfrg)},
125b21ed3e2SHemant Agrawal {"tx_valid_pause",
126b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, txpf)},
127b21ed3e2SHemant Agrawal {"tx_fcs_err",
128b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, terr)},
129b21ed3e2SHemant Agrawal {"tx_vlan_frame",
130b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tvlan)},
131b21ed3e2SHemant Agrawal {"rx_undersized",
132b21ed3e2SHemant Agrawal offsetof(struct dpaa_if_stats, tund)},
133b21ed3e2SHemant Agrawal };
134b21ed3e2SHemant Agrawal
1358c3495f5SHemant Agrawal static struct rte_dpaa_driver rte_dpaa_pmd;
1368c3495f5SHemant Agrawal
137bdad90d1SIvan Ilchenko static int
13816e2c27fSSunil Kumar Kori dpaa_eth_dev_info(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info);
13916e2c27fSSunil Kumar Kori
1402aa10990SRohit Raj static int dpaa_eth_link_update(struct rte_eth_dev *dev,
1412aa10990SRohit Raj int wait_to_complete __rte_unused);
1422aa10990SRohit Raj
1432aa10990SRohit Raj static void dpaa_interrupt_handler(void *param);
1442aa10990SRohit Raj
1455e745593SSunil Kumar Kori static inline void
dpaa_poll_queue_default_config(struct qm_mcc_initfq * opts)1465e745593SSunil Kumar Kori dpaa_poll_queue_default_config(struct qm_mcc_initfq *opts)
1475e745593SSunil Kumar Kori {
1485e745593SSunil Kumar Kori memset(opts, 0, sizeof(struct qm_mcc_initfq));
1495e745593SSunil Kumar Kori opts->we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
1505e745593SSunil Kumar Kori opts->fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK | QM_FQCTRL_CTXASTASHING |
1515e745593SSunil Kumar Kori QM_FQCTRL_PREFERINCACHE;
1525e745593SSunil Kumar Kori opts->fqd.context_a.stashing.exclusive = 0;
1535e745593SSunil Kumar Kori if (dpaa_svr_family != SVR_LS1046A_FAMILY)
1545e745593SSunil Kumar Kori opts->fqd.context_a.stashing.annotation_cl =
1555e745593SSunil Kumar Kori DPAA_IF_RX_ANNOTATION_STASH;
1565e745593SSunil Kumar Kori opts->fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
1575e745593SSunil Kumar Kori opts->fqd.context_a.stashing.context_cl = DPAA_IF_RX_CONTEXT_STASH;
1585e745593SSunil Kumar Kori }
1595e745593SSunil Kumar Kori
160ff9e112dSShreyansh Jain static int
dpaa_mtu_set(struct rte_eth_dev * dev,uint16_t mtu)1610cbec027SShreyansh Jain dpaa_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1620cbec027SShreyansh Jain {
16335b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
1649658ac3aSAshish Jain + VLAN_TAG_SIZE;
16555576ac2SHemant Agrawal uint32_t buffsz = dev->data->min_rx_buf_size - RTE_PKTMBUF_HEADROOM;
1660cbec027SShreyansh Jain
1670cbec027SShreyansh Jain PMD_INIT_FUNC_TRACE();
1680cbec027SShreyansh Jain
16955576ac2SHemant Agrawal /*
17055576ac2SHemant Agrawal * Refuse mtu that requires the support of scattered packets
17155576ac2SHemant Agrawal * when this feature has not been enabled before.
17255576ac2SHemant Agrawal */
17355576ac2SHemant Agrawal if (dev->data->min_rx_buf_size &&
17455576ac2SHemant Agrawal !dev->data->scattered_rx && frame_size > buffsz) {
17555576ac2SHemant Agrawal DPAA_PMD_ERR("SG not enabled, will not fit in one buffer");
17655576ac2SHemant Agrawal return -EINVAL;
17755576ac2SHemant Agrawal }
17855576ac2SHemant Agrawal
17955576ac2SHemant Agrawal /* check <seg size> * <max_seg> >= max_frame */
18055576ac2SHemant Agrawal if (dev->data->min_rx_buf_size && dev->data->scattered_rx &&
18155576ac2SHemant Agrawal (frame_size > buffsz * DPAA_SGT_MAX_ENTRIES)) {
18255576ac2SHemant Agrawal DPAA_PMD_ERR("Too big to fit for Max SG list %d",
18355576ac2SHemant Agrawal buffsz * DPAA_SGT_MAX_ENTRIES);
18455576ac2SHemant Agrawal return -EINVAL;
18555576ac2SHemant Agrawal }
18655576ac2SHemant Agrawal
1876b10d1f7SNipun Gupta fman_if_set_maxfrm(dev->process_private, frame_size);
1880cbec027SShreyansh Jain
1890cbec027SShreyansh Jain return 0;
1900cbec027SShreyansh Jain }
1910cbec027SShreyansh Jain
1920cbec027SShreyansh Jain static int
dpaa_eth_dev_configure(struct rte_eth_dev * dev)19316e2c27fSSunil Kumar Kori dpaa_eth_dev_configure(struct rte_eth_dev *dev)
194ff9e112dSShreyansh Jain {
19516e2c27fSSunil Kumar Kori struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
19616e2c27fSSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads;
19716e2c27fSSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads;
198953b6fedSNipun Gupta struct dpaa_if *dpaa_intf = dev->data->dev_private;
1992aa10990SRohit Raj struct rte_device *rdev = dev->device;
2007a292619SRohit Raj struct rte_eth_link *link = &dev->data->dev_link;
2012aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev;
2022aa10990SRohit Raj struct fman_if *fif = dev->process_private;
2032aa10990SRohit Raj struct __fman_if *__fif;
2042aa10990SRohit Raj struct rte_intr_handle *intr_handle;
2051bb4a528SFerruh Yigit uint32_t max_rx_pktlen;
2067a292619SRohit Raj int speed, duplex;
207953b6fedSNipun Gupta int ret, rx_status;
2089658ac3aSAshish Jain
209ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE();
210ff9e112dSShreyansh Jain
2112aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
212d61138d4SHarman Kalra intr_handle = dpaa_dev->intr_handle;
2132aa10990SRohit Raj __fif = container_of(fif, struct __fman_if, __if);
2142aa10990SRohit Raj
215953b6fedSNipun Gupta /* Check if interface is enabled in case of shared MAC */
216953b6fedSNipun Gupta if (fif->is_shared_mac) {
217953b6fedSNipun Gupta rx_status = fman_if_get_rx_status(fif);
218953b6fedSNipun Gupta if (!rx_status) {
219953b6fedSNipun Gupta DPAA_PMD_ERR("%s Interface not enabled in kernel!",
220953b6fedSNipun Gupta dpaa_intf->name);
221953b6fedSNipun Gupta return -EHOSTDOWN;
222953b6fedSNipun Gupta }
223953b6fedSNipun Gupta }
224953b6fedSNipun Gupta
2251cd8d4ceSHemant Agrawal /* Rx offloads which are enabled by default */
226c5836218SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) {
2271cd8d4ceSHemant Agrawal DPAA_PMD_INFO(
2281cd8d4ceSHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64
2291cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64,
230c5836218SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis);
23116e2c27fSSunil Kumar Kori }
23216e2c27fSSunil Kumar Kori
2331cd8d4ceSHemant Agrawal /* Tx offloads which are enabled by default */
234c5836218SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) {
2351cd8d4ceSHemant Agrawal DPAA_PMD_INFO(
2361cd8d4ceSHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64
2371cd8d4ceSHemant Agrawal " fixed are 0x%" PRIx64,
238c5836218SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis);
23916e2c27fSSunil Kumar Kori }
24016e2c27fSSunil Kumar Kori
2411bb4a528SFerruh Yigit max_rx_pktlen = eth_conf->rxmode.mtu + RTE_ETHER_HDR_LEN +
2421bb4a528SFerruh Yigit RTE_ETHER_CRC_LEN + VLAN_TAG_SIZE;
2431bb4a528SFerruh Yigit if (max_rx_pktlen > DPAA_MAX_RX_PKT_LEN) {
244deeec8efSHemant Agrawal DPAA_PMD_INFO("enabling jumbo override conf max len=%d "
245deeec8efSHemant Agrawal "supported is %d",
2461bb4a528SFerruh Yigit max_rx_pktlen, DPAA_MAX_RX_PKT_LEN);
2471bb4a528SFerruh Yigit max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
24825f85419SShreyansh Jain }
249deeec8efSHemant Agrawal
2501bb4a528SFerruh Yigit fman_if_set_maxfrm(dev->process_private, max_rx_pktlen);
25155576ac2SHemant Agrawal
252295968d1SFerruh Yigit if (rx_offloads & RTE_ETH_RX_OFFLOAD_SCATTER) {
25355576ac2SHemant Agrawal DPAA_PMD_DEBUG("enabling scatter mode");
2546b10d1f7SNipun Gupta fman_if_set_sg(dev->process_private, 1);
25555576ac2SHemant Agrawal dev->data->scattered_rx = 1;
25655576ac2SHemant Agrawal }
25755576ac2SHemant Agrawal
258f5fe3eedSJun Yang if (!(default_q || fmc_q)) {
259f5fe3eedSJun Yang if (dpaa_fm_config(dev,
260f5fe3eedSJun Yang eth_conf->rx_adv_conf.rss_conf.rss_hf)) {
261f5fe3eedSJun Yang dpaa_write_fm_config_to_file();
262f5fe3eedSJun Yang DPAA_PMD_ERR("FM port configuration: Failed\n");
263f5fe3eedSJun Yang return -1;
264f5fe3eedSJun Yang }
265f5fe3eedSJun Yang dpaa_write_fm_config_to_file();
266f5fe3eedSJun Yang }
267f5fe3eedSJun Yang
2682aa10990SRohit Raj /* if the interrupts were configured on this devices*/
269d61138d4SHarman Kalra if (intr_handle && rte_intr_fd_get(intr_handle)) {
2702aa10990SRohit Raj if (dev->data->dev_conf.intr_conf.lsc != 0)
2712aa10990SRohit Raj rte_intr_callback_register(intr_handle,
2722aa10990SRohit Raj dpaa_interrupt_handler,
2732aa10990SRohit Raj (void *)dev);
2742aa10990SRohit Raj
275d61138d4SHarman Kalra ret = dpaa_intr_enable(__fif->node_name,
276d61138d4SHarman Kalra rte_intr_fd_get(intr_handle));
2772aa10990SRohit Raj if (ret) {
2782aa10990SRohit Raj if (dev->data->dev_conf.intr_conf.lsc != 0) {
2792aa10990SRohit Raj rte_intr_callback_unregister(intr_handle,
2802aa10990SRohit Raj dpaa_interrupt_handler,
2812aa10990SRohit Raj (void *)dev);
2822aa10990SRohit Raj if (ret == EINVAL)
2832aa10990SRohit Raj printf("Failed to enable interrupt: Not Supported\n");
2842aa10990SRohit Raj else
2852aa10990SRohit Raj printf("Failed to enable interrupt\n");
2862aa10990SRohit Raj }
2872aa10990SRohit Raj dev->data->dev_conf.intr_conf.lsc = 0;
2882aa10990SRohit Raj dev->data->dev_flags &= ~RTE_ETH_DEV_INTR_LSC;
2892aa10990SRohit Raj }
2902aa10990SRohit Raj }
2917a292619SRohit Raj
2927a292619SRohit Raj /* Wait for link status to get updated */
2937a292619SRohit Raj if (!link->link_status)
2947a292619SRohit Raj sleep(1);
2957a292619SRohit Raj
2967a292619SRohit Raj /* Configure link only if link is UP*/
2977a292619SRohit Raj if (link->link_status) {
298295968d1SFerruh Yigit if (eth_conf->link_speeds == RTE_ETH_LINK_SPEED_AUTONEG) {
2997a292619SRohit Raj /* Start autoneg only if link is not in autoneg mode */
3007a292619SRohit Raj if (!link->link_autoneg)
3017a292619SRohit Raj dpaa_restart_link_autoneg(__fif->node_name);
302295968d1SFerruh Yigit } else if (eth_conf->link_speeds & RTE_ETH_LINK_SPEED_FIXED) {
303295968d1SFerruh Yigit switch (eth_conf->link_speeds & RTE_ETH_LINK_SPEED_FIXED) {
304295968d1SFerruh Yigit case RTE_ETH_LINK_SPEED_10M_HD:
305295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_10M;
306295968d1SFerruh Yigit duplex = RTE_ETH_LINK_HALF_DUPLEX;
3077a292619SRohit Raj break;
308295968d1SFerruh Yigit case RTE_ETH_LINK_SPEED_10M:
309295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_10M;
310295968d1SFerruh Yigit duplex = RTE_ETH_LINK_FULL_DUPLEX;
3117a292619SRohit Raj break;
312295968d1SFerruh Yigit case RTE_ETH_LINK_SPEED_100M_HD:
313295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_100M;
314295968d1SFerruh Yigit duplex = RTE_ETH_LINK_HALF_DUPLEX;
3157a292619SRohit Raj break;
316295968d1SFerruh Yigit case RTE_ETH_LINK_SPEED_100M:
317295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_100M;
318295968d1SFerruh Yigit duplex = RTE_ETH_LINK_FULL_DUPLEX;
3197a292619SRohit Raj break;
320295968d1SFerruh Yigit case RTE_ETH_LINK_SPEED_1G:
321295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_1G;
322295968d1SFerruh Yigit duplex = RTE_ETH_LINK_FULL_DUPLEX;
3237a292619SRohit Raj break;
324295968d1SFerruh Yigit case RTE_ETH_LINK_SPEED_2_5G:
325295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_2_5G;
326295968d1SFerruh Yigit duplex = RTE_ETH_LINK_FULL_DUPLEX;
3277a292619SRohit Raj break;
328295968d1SFerruh Yigit case RTE_ETH_LINK_SPEED_10G:
329295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_10G;
330295968d1SFerruh Yigit duplex = RTE_ETH_LINK_FULL_DUPLEX;
3317a292619SRohit Raj break;
3327a292619SRohit Raj default:
333295968d1SFerruh Yigit speed = RTE_ETH_SPEED_NUM_NONE;
334295968d1SFerruh Yigit duplex = RTE_ETH_LINK_FULL_DUPLEX;
3357a292619SRohit Raj break;
3367a292619SRohit Raj }
3377a292619SRohit Raj /* Set link speed */
3387a292619SRohit Raj dpaa_update_link_speed(__fif->node_name, speed, duplex);
3397a292619SRohit Raj } else {
3407a292619SRohit Raj /* Manual autoneg - custom advertisement speed. */
3417a292619SRohit Raj printf("Custom Advertisement speeds not supported\n");
3427a292619SRohit Raj }
3437a292619SRohit Raj }
3447a292619SRohit Raj
345ff9e112dSShreyansh Jain return 0;
346ff9e112dSShreyansh Jain }
347ff9e112dSShreyansh Jain
348a7bdc3bdSShreyansh Jain static const uint32_t *
dpaa_supported_ptypes_get(struct rte_eth_dev * dev)349a7bdc3bdSShreyansh Jain dpaa_supported_ptypes_get(struct rte_eth_dev *dev)
350a7bdc3bdSShreyansh Jain {
351a7bdc3bdSShreyansh Jain static const uint32_t ptypes[] = {
352a7bdc3bdSShreyansh Jain RTE_PTYPE_L2_ETHER,
353ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_VLAN,
354ec503d8fSHemant Agrawal RTE_PTYPE_L2_ETHER_ARP,
355ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV4_EXT_UNKNOWN,
356ec503d8fSHemant Agrawal RTE_PTYPE_L3_IPV6_EXT_UNKNOWN,
357ec503d8fSHemant Agrawal RTE_PTYPE_L4_ICMP,
358ec503d8fSHemant Agrawal RTE_PTYPE_L4_TCP,
359ec503d8fSHemant Agrawal RTE_PTYPE_L4_UDP,
360ec503d8fSHemant Agrawal RTE_PTYPE_L4_FRAG,
361a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_TCP,
362a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_UDP,
363a7bdc3bdSShreyansh Jain RTE_PTYPE_L4_SCTP
364a7bdc3bdSShreyansh Jain };
365a7bdc3bdSShreyansh Jain
366a7bdc3bdSShreyansh Jain PMD_INIT_FUNC_TRACE();
367a7bdc3bdSShreyansh Jain
368a7bdc3bdSShreyansh Jain if (dev->rx_pkt_burst == dpaa_eth_queue_rx)
369a7bdc3bdSShreyansh Jain return ptypes;
370a7bdc3bdSShreyansh Jain return NULL;
371a7bdc3bdSShreyansh Jain }
372a7bdc3bdSShreyansh Jain
dpaa_interrupt_handler(void * param)3732aa10990SRohit Raj static void dpaa_interrupt_handler(void *param)
3742aa10990SRohit Raj {
3752aa10990SRohit Raj struct rte_eth_dev *dev = param;
3762aa10990SRohit Raj struct rte_device *rdev = dev->device;
3772aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev;
3782aa10990SRohit Raj struct rte_intr_handle *intr_handle;
3792aa10990SRohit Raj uint64_t buf;
3802aa10990SRohit Raj int bytes_read;
3812aa10990SRohit Raj
3822aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
383d61138d4SHarman Kalra intr_handle = dpaa_dev->intr_handle;
3842aa10990SRohit Raj
385aedd054cSHarman Kalra if (rte_intr_fd_get(intr_handle) < 0)
386aedd054cSHarman Kalra return;
387aedd054cSHarman Kalra
388d61138d4SHarman Kalra bytes_read = read(rte_intr_fd_get(intr_handle), &buf,
389d61138d4SHarman Kalra sizeof(uint64_t));
3902aa10990SRohit Raj if (bytes_read < 0)
3912aa10990SRohit Raj DPAA_PMD_ERR("Error reading eventfd\n");
3922aa10990SRohit Raj dpaa_eth_link_update(dev, 0);
3935723fbedSFerruh Yigit rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
3942aa10990SRohit Raj }
3952aa10990SRohit Raj
dpaa_eth_dev_start(struct rte_eth_dev * dev)396ff9e112dSShreyansh Jain static int dpaa_eth_dev_start(struct rte_eth_dev *dev)
397ff9e112dSShreyansh Jain {
39837f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private;
39937f9b54bSShreyansh Jain
400ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE();
401ff9e112dSShreyansh Jain
402f5fe3eedSJun Yang if (!(default_q || fmc_q))
403f5fe3eedSJun Yang dpaa_write_fm_config_to_file();
404f5fe3eedSJun Yang
405ff9e112dSShreyansh Jain /* Change tx callback to the real one */
4069124e65dSGagandeep Singh if (dpaa_intf->cgr_tx)
4079124e65dSGagandeep Singh dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
4089124e65dSGagandeep Singh else
40937f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_queue_tx;
4109124e65dSGagandeep Singh
4116b10d1f7SNipun Gupta fman_if_enable_rx(dev->process_private);
412ff9e112dSShreyansh Jain
413ff9e112dSShreyansh Jain return 0;
414ff9e112dSShreyansh Jain }
415ff9e112dSShreyansh Jain
dpaa_eth_dev_stop(struct rte_eth_dev * dev)41662024eb8SIvan Ilchenko static int dpaa_eth_dev_stop(struct rte_eth_dev *dev)
417ff9e112dSShreyansh Jain {
4186b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private;
41937f9b54bSShreyansh Jain
42037f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE();
421b8f5d2aeSThomas Monjalon dev->data->dev_started = 0;
42237f9b54bSShreyansh Jain
423133332f0SRadu Bulie if (!fif->is_shared_mac)
4246b10d1f7SNipun Gupta fman_if_disable_rx(fif);
42537f9b54bSShreyansh Jain dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
42662024eb8SIvan Ilchenko
42762024eb8SIvan Ilchenko return 0;
428ff9e112dSShreyansh Jain }
429ff9e112dSShreyansh Jain
dpaa_eth_dev_close(struct rte_eth_dev * dev)430b142387bSThomas Monjalon static int dpaa_eth_dev_close(struct rte_eth_dev *dev)
43137f9b54bSShreyansh Jain {
4322aa10990SRohit Raj struct fman_if *fif = dev->process_private;
4332aa10990SRohit Raj struct __fman_if *__fif;
4342aa10990SRohit Raj struct rte_device *rdev = dev->device;
4352aa10990SRohit Raj struct rte_dpaa_device *dpaa_dev;
4362aa10990SRohit Raj struct rte_intr_handle *intr_handle;
4377a292619SRohit Raj struct rte_eth_link *link = &dev->data->dev_link;
4382defb114SSachin Saxena struct dpaa_if *dpaa_intf = dev->data->dev_private;
4392defb114SSachin Saxena int loop;
44062024eb8SIvan Ilchenko int ret;
4412aa10990SRohit Raj
44237f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE();
44337f9b54bSShreyansh Jain
4442defb114SSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY)
4452defb114SSachin Saxena return 0;
4462defb114SSachin Saxena
4472defb114SSachin Saxena if (!dpaa_intf) {
4482defb114SSachin Saxena DPAA_PMD_WARN("Already closed or not started");
4492defb114SSachin Saxena return -1;
4502defb114SSachin Saxena }
4512defb114SSachin Saxena
4522defb114SSachin Saxena /* DPAA FM deconfig */
4532defb114SSachin Saxena if (!(default_q || fmc_q)) {
4542defb114SSachin Saxena if (dpaa_fm_deconfig(dpaa_intf, dev->process_private))
4552defb114SSachin Saxena DPAA_PMD_WARN("DPAA FM deconfig failed\n");
4562defb114SSachin Saxena }
4572defb114SSachin Saxena
4582aa10990SRohit Raj dpaa_dev = container_of(rdev, struct rte_dpaa_device, device);
459d61138d4SHarman Kalra intr_handle = dpaa_dev->intr_handle;
4602aa10990SRohit Raj __fif = container_of(fif, struct __fman_if, __if);
4612aa10990SRohit Raj
46262024eb8SIvan Ilchenko ret = dpaa_eth_dev_stop(dev);
4632aa10990SRohit Raj
4647a292619SRohit Raj /* Reset link to autoneg */
4657a292619SRohit Raj if (link->link_status && !link->link_autoneg)
4667a292619SRohit Raj dpaa_restart_link_autoneg(__fif->node_name);
4677a292619SRohit Raj
468d61138d4SHarman Kalra if (intr_handle && rte_intr_fd_get(intr_handle) &&
4692aa10990SRohit Raj dev->data->dev_conf.intr_conf.lsc != 0) {
4702aa10990SRohit Raj dpaa_intr_disable(__fif->node_name);
4712aa10990SRohit Raj rte_intr_callback_unregister(intr_handle,
4722aa10990SRohit Raj dpaa_interrupt_handler,
4732aa10990SRohit Raj (void *)dev);
4742aa10990SRohit Raj }
475b142387bSThomas Monjalon
4762defb114SSachin Saxena /* release configuration memory */
4772defb114SSachin Saxena rte_free(dpaa_intf->fc_conf);
4782defb114SSachin Saxena
4792defb114SSachin Saxena /* Release RX congestion Groups */
4802defb114SSachin Saxena if (dpaa_intf->cgr_rx) {
4812defb114SSachin Saxena for (loop = 0; loop < dpaa_intf->nb_rx_queues; loop++)
4822defb114SSachin Saxena qman_delete_cgr(&dpaa_intf->cgr_rx[loop]);
4832defb114SSachin Saxena }
4842defb114SSachin Saxena
4852defb114SSachin Saxena rte_free(dpaa_intf->cgr_rx);
4862defb114SSachin Saxena dpaa_intf->cgr_rx = NULL;
4872defb114SSachin Saxena /* Release TX congestion Groups */
4882defb114SSachin Saxena if (dpaa_intf->cgr_tx) {
4892defb114SSachin Saxena for (loop = 0; loop < MAX_DPAA_CORES; loop++)
4902defb114SSachin Saxena qman_delete_cgr(&dpaa_intf->cgr_tx[loop]);
4912defb114SSachin Saxena rte_free(dpaa_intf->cgr_tx);
4922defb114SSachin Saxena dpaa_intf->cgr_tx = NULL;
4932defb114SSachin Saxena }
4942defb114SSachin Saxena
4952defb114SSachin Saxena rte_free(dpaa_intf->rx_queues);
4962defb114SSachin Saxena dpaa_intf->rx_queues = NULL;
4972defb114SSachin Saxena
4982defb114SSachin Saxena rte_free(dpaa_intf->tx_queues);
4992defb114SSachin Saxena dpaa_intf->tx_queues = NULL;
5002defb114SSachin Saxena
50162024eb8SIvan Ilchenko return ret;
50237f9b54bSShreyansh Jain }
50337f9b54bSShreyansh Jain
504cf0fab1dSHemant Agrawal static int
dpaa_fw_version_get(struct rte_eth_dev * dev __rte_unused,char * fw_version,size_t fw_size)505cf0fab1dSHemant Agrawal dpaa_fw_version_get(struct rte_eth_dev *dev __rte_unused,
506cf0fab1dSHemant Agrawal char *fw_version,
507cf0fab1dSHemant Agrawal size_t fw_size)
508cf0fab1dSHemant Agrawal {
509cf0fab1dSHemant Agrawal int ret;
510cf0fab1dSHemant Agrawal FILE *svr_file = NULL;
511cf0fab1dSHemant Agrawal unsigned int svr_ver = 0;
512cf0fab1dSHemant Agrawal
513cf0fab1dSHemant Agrawal PMD_INIT_FUNC_TRACE();
514cf0fab1dSHemant Agrawal
515cf0fab1dSHemant Agrawal svr_file = fopen(DPAA_SOC_ID_FILE, "r");
516cf0fab1dSHemant Agrawal if (!svr_file) {
517cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to open SoC device");
518cf0fab1dSHemant Agrawal return -ENOTSUP; /* Not supported on this infra */
519cf0fab1dSHemant Agrawal }
5203b59b73dSHemant Agrawal if (fscanf(svr_file, "svr:%x", &svr_ver) > 0)
5213b59b73dSHemant Agrawal dpaa_svr_family = svr_ver & SVR_MASK;
5223b59b73dSHemant Agrawal else
523cf0fab1dSHemant Agrawal DPAA_PMD_ERR("Unable to read SoC device");
524cf0fab1dSHemant Agrawal
525a8e78906SHemant Agrawal fclose(svr_file);
526cf0fab1dSHemant Agrawal
527a8e78906SHemant Agrawal ret = snprintf(fw_version, fw_size, "SVR:%x-fman-v%x",
528a8e78906SHemant Agrawal svr_ver, fman_ip_rev);
529d345d6c9SFerruh Yigit if (ret < 0)
530d345d6c9SFerruh Yigit return -EINVAL;
531a8e78906SHemant Agrawal
532d345d6c9SFerruh Yigit ret += 1; /* add the size of '\0' */
533d345d6c9SFerruh Yigit if (fw_size < (size_t)ret)
534cf0fab1dSHemant Agrawal return ret;
535cf0fab1dSHemant Agrawal else
536cf0fab1dSHemant Agrawal return 0;
537cf0fab1dSHemant Agrawal }
538cf0fab1dSHemant Agrawal
dpaa_eth_dev_info(struct rte_eth_dev * dev,struct rte_eth_dev_info * dev_info)539bdad90d1SIvan Ilchenko static int dpaa_eth_dev_info(struct rte_eth_dev *dev,
540799db456SShreyansh Jain struct rte_eth_dev_info *dev_info)
541799db456SShreyansh Jain {
542799db456SShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private;
5436b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private;
544799db456SShreyansh Jain
54536528452SHemant Agrawal DPAA_PMD_DEBUG(": %s", dpaa_intf->name);
546799db456SShreyansh Jain
547799db456SShreyansh Jain dev_info->max_rx_queues = dpaa_intf->nb_rx_queues;
548799db456SShreyansh Jain dev_info->max_tx_queues = dpaa_intf->nb_tx_queues;
549799db456SShreyansh Jain dev_info->max_rx_pktlen = DPAA_MAX_RX_PKT_LEN;
550799db456SShreyansh Jain dev_info->max_mac_addrs = DPAA_MAX_MAC_FILTER;
551799db456SShreyansh Jain dev_info->max_hash_mac_addrs = 0;
552799db456SShreyansh Jain dev_info->max_vfs = 0;
553295968d1SFerruh Yigit dev_info->max_vmdq_pools = RTE_ETH_16_POOLS;
5544fa5e0bbSShreyansh Jain dev_info->flow_type_rss_offloads = DPAA_RSS_OFFLOAD_ALL;
555c1752a36SSachin Saxena
5566b10d1f7SNipun Gupta if (fif->mac_type == fman_mac_1g) {
557295968d1SFerruh Yigit dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
558295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_10M
559295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_100M_HD
560295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_100M
561295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_1G;
5626b10d1f7SNipun Gupta } else if (fif->mac_type == fman_mac_2_5g) {
563295968d1SFerruh Yigit dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
564295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_10M
565295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_100M_HD
566295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_100M
567295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_1G
568295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_2_5G;
5696b10d1f7SNipun Gupta } else if (fif->mac_type == fman_mac_10g) {
570295968d1SFerruh Yigit dev_info->speed_capa = RTE_ETH_LINK_SPEED_10M_HD
571295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_10M
572295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_100M_HD
573295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_100M
574295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_1G
575295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_2_5G
576295968d1SFerruh Yigit | RTE_ETH_LINK_SPEED_10G;
577bdad90d1SIvan Ilchenko } else {
578c1752a36SSachin Saxena DPAA_PMD_ERR("invalid link_speed: %s, %d",
5796b10d1f7SNipun Gupta dpaa_intf->name, fif->mac_type);
580bdad90d1SIvan Ilchenko return -EINVAL;
581bdad90d1SIvan Ilchenko }
582c1752a36SSachin Saxena
583c5836218SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup |
584c5836218SSunil Kumar Kori dev_rx_offloads_nodis;
585c5836218SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup |
586c5836218SSunil Kumar Kori dev_tx_offloads_nodis;
5872c01a48aSShreyansh Jain dev_info->default_rxportconf.burst_size = DPAA_DEF_RX_BURST_SIZE;
5882c01a48aSShreyansh Jain dev_info->default_txportconf.burst_size = DPAA_DEF_TX_BURST_SIZE;
589e35ead33SHemant Agrawal dev_info->default_rxportconf.nb_queues = 1;
590e35ead33SHemant Agrawal dev_info->default_txportconf.nb_queues = 1;
591e35ead33SHemant Agrawal dev_info->default_txportconf.ring_size = CGR_TX_CGR_THRESH;
592e35ead33SHemant Agrawal dev_info->default_rxportconf.ring_size = CGR_RX_PERFQ_THRESH;
593bdad90d1SIvan Ilchenko
594bdad90d1SIvan Ilchenko return 0;
595799db456SShreyansh Jain }
596799db456SShreyansh Jain
5972e6f5657SApeksha Gupta static int
dpaa_dev_rx_burst_mode_get(struct rte_eth_dev * dev,__rte_unused uint16_t queue_id,struct rte_eth_burst_mode * mode)5982e6f5657SApeksha Gupta dpaa_dev_rx_burst_mode_get(struct rte_eth_dev *dev,
5992e6f5657SApeksha Gupta __rte_unused uint16_t queue_id,
6002e6f5657SApeksha Gupta struct rte_eth_burst_mode *mode)
6012e6f5657SApeksha Gupta {
6022e6f5657SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
6032e6f5657SApeksha Gupta int ret = -EINVAL;
6042e6f5657SApeksha Gupta unsigned int i;
6052e6f5657SApeksha Gupta const struct burst_info {
6062e6f5657SApeksha Gupta uint64_t flags;
6072e6f5657SApeksha Gupta const char *output;
6082e6f5657SApeksha Gupta } rx_offload_map[] = {
609295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_SCATTER, " Scattered,"},
610295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
611295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
612295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
613295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
614295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_RSS_HASH, " RSS,"}
6152e6f5657SApeksha Gupta };
6162e6f5657SApeksha Gupta
6172e6f5657SApeksha Gupta /* Update Rx offload info */
6182e6f5657SApeksha Gupta for (i = 0; i < RTE_DIM(rx_offload_map); i++) {
6192e6f5657SApeksha Gupta if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) {
6202e6f5657SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s",
6212e6f5657SApeksha Gupta rx_offload_map[i].output);
6222e6f5657SApeksha Gupta ret = 0;
6232e6f5657SApeksha Gupta break;
6242e6f5657SApeksha Gupta }
6252e6f5657SApeksha Gupta }
6262e6f5657SApeksha Gupta return ret;
6272e6f5657SApeksha Gupta }
6282e6f5657SApeksha Gupta
6292e6f5657SApeksha Gupta static int
dpaa_dev_tx_burst_mode_get(struct rte_eth_dev * dev,__rte_unused uint16_t queue_id,struct rte_eth_burst_mode * mode)6302e6f5657SApeksha Gupta dpaa_dev_tx_burst_mode_get(struct rte_eth_dev *dev,
6312e6f5657SApeksha Gupta __rte_unused uint16_t queue_id,
6322e6f5657SApeksha Gupta struct rte_eth_burst_mode *mode)
6332e6f5657SApeksha Gupta {
6342e6f5657SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
6352e6f5657SApeksha Gupta int ret = -EINVAL;
6362e6f5657SApeksha Gupta unsigned int i;
6372e6f5657SApeksha Gupta const struct burst_info {
6382e6f5657SApeksha Gupta uint64_t flags;
6392e6f5657SApeksha Gupta const char *output;
6402e6f5657SApeksha Gupta } tx_offload_map[] = {
641295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"},
642295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"},
643295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
644295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
645295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
646295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
647295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
648295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_MULTI_SEGS, " Scattered,"}
6492e6f5657SApeksha Gupta };
6502e6f5657SApeksha Gupta
6512e6f5657SApeksha Gupta /* Update Tx offload info */
6522e6f5657SApeksha Gupta for (i = 0; i < RTE_DIM(tx_offload_map); i++) {
6532e6f5657SApeksha Gupta if (eth_conf->txmode.offloads & tx_offload_map[i].flags) {
6542e6f5657SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s",
6552e6f5657SApeksha Gupta tx_offload_map[i].output);
6562e6f5657SApeksha Gupta ret = 0;
6572e6f5657SApeksha Gupta break;
6582e6f5657SApeksha Gupta }
6592e6f5657SApeksha Gupta }
6602e6f5657SApeksha Gupta return ret;
6612e6f5657SApeksha Gupta }
6622e6f5657SApeksha Gupta
dpaa_eth_link_update(struct rte_eth_dev * dev,int wait_to_complete)663e124a69fSShreyansh Jain static int dpaa_eth_link_update(struct rte_eth_dev *dev,
66489b9bb08SRohit Raj int wait_to_complete)
665e124a69fSShreyansh Jain {
666e124a69fSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private;
667e124a69fSShreyansh Jain struct rte_eth_link *link = &dev->data->dev_link;
6686b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private;
6692aa10990SRohit Raj struct __fman_if *__fif = container_of(fif, struct __fman_if, __if);
6707a292619SRohit Raj int ret, ioctl_version;
67189b9bb08SRohit Raj uint8_t count;
672e124a69fSShreyansh Jain
673e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE();
674e124a69fSShreyansh Jain
6757a292619SRohit Raj ioctl_version = dpaa_get_ioctl_version_number();
6767a292619SRohit Raj
6777a292619SRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC) {
67889b9bb08SRohit Raj for (count = 0; count <= MAX_REPEAT_TIME; count++) {
6797a292619SRohit Raj ret = dpaa_get_link_status(__fif->node_name, link);
6807a292619SRohit Raj if (ret)
6817a292619SRohit Raj return ret;
682295968d1SFerruh Yigit if (link->link_status == RTE_ETH_LINK_DOWN &&
68389b9bb08SRohit Raj wait_to_complete)
68489b9bb08SRohit Raj rte_delay_ms(CHECK_INTERVAL);
68589b9bb08SRohit Raj else
68689b9bb08SRohit Raj break;
68789b9bb08SRohit Raj }
6887a292619SRohit Raj } else {
6897a292619SRohit Raj link->link_status = dpaa_intf->valid;
6907a292619SRohit Raj }
6917a292619SRohit Raj
6927a292619SRohit Raj if (ioctl_version < 2) {
693295968d1SFerruh Yigit link->link_duplex = RTE_ETH_LINK_FULL_DUPLEX;
694295968d1SFerruh Yigit link->link_autoneg = RTE_ETH_LINK_AUTONEG;
6957a292619SRohit Raj
6966b10d1f7SNipun Gupta if (fif->mac_type == fman_mac_1g)
697295968d1SFerruh Yigit link->link_speed = RTE_ETH_SPEED_NUM_1G;
6986b10d1f7SNipun Gupta else if (fif->mac_type == fman_mac_2_5g)
699295968d1SFerruh Yigit link->link_speed = RTE_ETH_SPEED_NUM_2_5G;
7006b10d1f7SNipun Gupta else if (fif->mac_type == fman_mac_10g)
701295968d1SFerruh Yigit link->link_speed = RTE_ETH_SPEED_NUM_10G;
702e124a69fSShreyansh Jain else
703e124a69fSShreyansh Jain DPAA_PMD_ERR("invalid link_speed: %s, %d",
7046b10d1f7SNipun Gupta dpaa_intf->name, fif->mac_type);
7052aa10990SRohit Raj }
7062aa10990SRohit Raj
7072aa10990SRohit Raj DPAA_PMD_INFO("Port %d Link is %s\n", dev->data->port_id,
7082aa10990SRohit Raj link->link_status ? "Up" : "Down");
709e124a69fSShreyansh Jain return 0;
710e124a69fSShreyansh Jain }
711e124a69fSShreyansh Jain
dpaa_eth_stats_get(struct rte_eth_dev * dev,struct rte_eth_stats * stats)712d5b0924bSMatan Azrad static int dpaa_eth_stats_get(struct rte_eth_dev *dev,
713e1ad3a05SShreyansh Jain struct rte_eth_stats *stats)
714e1ad3a05SShreyansh Jain {
715e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE();
716e1ad3a05SShreyansh Jain
7176b10d1f7SNipun Gupta fman_if_stats_get(dev->process_private, stats);
718d5b0924bSMatan Azrad return 0;
719e1ad3a05SShreyansh Jain }
720e1ad3a05SShreyansh Jain
dpaa_eth_stats_reset(struct rte_eth_dev * dev)7219970a9adSIgor Romanov static int dpaa_eth_stats_reset(struct rte_eth_dev *dev)
722e1ad3a05SShreyansh Jain {
723e1ad3a05SShreyansh Jain PMD_INIT_FUNC_TRACE();
724e1ad3a05SShreyansh Jain
7256b10d1f7SNipun Gupta fman_if_stats_reset(dev->process_private);
7269970a9adSIgor Romanov
7279970a9adSIgor Romanov return 0;
728e1ad3a05SShreyansh Jain }
72995ef603dSShreyansh Jain
730b21ed3e2SHemant Agrawal static int
dpaa_dev_xstats_get(struct rte_eth_dev * dev,struct rte_eth_xstat * xstats,unsigned int n)731b21ed3e2SHemant Agrawal dpaa_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
732b21ed3e2SHemant Agrawal unsigned int n)
733b21ed3e2SHemant Agrawal {
734b21ed3e2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa_xstats_strings);
735b21ed3e2SHemant Agrawal uint64_t values[sizeof(struct dpaa_if_stats) / 8];
736b21ed3e2SHemant Agrawal
737b21ed3e2SHemant Agrawal if (n < num)
738b21ed3e2SHemant Agrawal return num;
739b21ed3e2SHemant Agrawal
740339c1025SHemant Agrawal if (xstats == NULL)
741339c1025SHemant Agrawal return 0;
742339c1025SHemant Agrawal
7436b10d1f7SNipun Gupta fman_if_stats_get_all(dev->process_private, values,
744b21ed3e2SHemant Agrawal sizeof(struct dpaa_if_stats) / 8);
745b21ed3e2SHemant Agrawal
746b21ed3e2SHemant Agrawal for (i = 0; i < num; i++) {
747b21ed3e2SHemant Agrawal xstats[i].id = i;
748b21ed3e2SHemant Agrawal xstats[i].value = values[dpaa_xstats_strings[i].offset / 8];
749b21ed3e2SHemant Agrawal }
750b21ed3e2SHemant Agrawal return i;
751b21ed3e2SHemant Agrawal }
752b21ed3e2SHemant Agrawal
753b21ed3e2SHemant Agrawal static int
dpaa_xstats_get_names(__rte_unused struct rte_eth_dev * dev,struct rte_eth_xstat_name * xstats_names,unsigned int limit)754b21ed3e2SHemant Agrawal dpaa_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
755b21ed3e2SHemant Agrawal struct rte_eth_xstat_name *xstats_names,
7565c3fc73eSHemant Agrawal unsigned int limit)
757b21ed3e2SHemant Agrawal {
758b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
759b21ed3e2SHemant Agrawal
7605c3fc73eSHemant Agrawal if (limit < stat_cnt)
7615c3fc73eSHemant Agrawal return stat_cnt;
7625c3fc73eSHemant Agrawal
763b21ed3e2SHemant Agrawal if (xstats_names != NULL)
764b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++)
7656723c0fcSBruce Richardson strlcpy(xstats_names[i].name,
7666723c0fcSBruce Richardson dpaa_xstats_strings[i].name,
7676723c0fcSBruce Richardson sizeof(xstats_names[i].name));
768b21ed3e2SHemant Agrawal
769b21ed3e2SHemant Agrawal return stat_cnt;
770b21ed3e2SHemant Agrawal }
771b21ed3e2SHemant Agrawal
772b21ed3e2SHemant Agrawal static int
dpaa_xstats_get_by_id(struct rte_eth_dev * dev,const uint64_t * ids,uint64_t * values,unsigned int n)773b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
774b21ed3e2SHemant Agrawal uint64_t *values, unsigned int n)
775b21ed3e2SHemant Agrawal {
776b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
777b21ed3e2SHemant Agrawal uint64_t values_copy[sizeof(struct dpaa_if_stats) / 8];
778b21ed3e2SHemant Agrawal
779b21ed3e2SHemant Agrawal if (!ids) {
780b21ed3e2SHemant Agrawal if (n < stat_cnt)
781b21ed3e2SHemant Agrawal return stat_cnt;
782b21ed3e2SHemant Agrawal
783b21ed3e2SHemant Agrawal if (!values)
784b21ed3e2SHemant Agrawal return 0;
785b21ed3e2SHemant Agrawal
7866b10d1f7SNipun Gupta fman_if_stats_get_all(dev->process_private, values_copy,
7875c3fc73eSHemant Agrawal sizeof(struct dpaa_if_stats) / 8);
788b21ed3e2SHemant Agrawal
789b21ed3e2SHemant Agrawal for (i = 0; i < stat_cnt; i++)
790b21ed3e2SHemant Agrawal values[i] =
791b21ed3e2SHemant Agrawal values_copy[dpaa_xstats_strings[i].offset / 8];
792b21ed3e2SHemant Agrawal
793b21ed3e2SHemant Agrawal return stat_cnt;
794b21ed3e2SHemant Agrawal }
795b21ed3e2SHemant Agrawal
796b21ed3e2SHemant Agrawal dpaa_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
797b21ed3e2SHemant Agrawal
798b21ed3e2SHemant Agrawal for (i = 0; i < n; i++) {
799b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) {
800b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid");
801b21ed3e2SHemant Agrawal return -1;
802b21ed3e2SHemant Agrawal }
803b21ed3e2SHemant Agrawal values[i] = values_copy[ids[i]];
804b21ed3e2SHemant Agrawal }
805b21ed3e2SHemant Agrawal return n;
806b21ed3e2SHemant Agrawal }
807b21ed3e2SHemant Agrawal
808b21ed3e2SHemant Agrawal static int
dpaa_xstats_get_names_by_id(struct rte_eth_dev * dev,const uint64_t * ids,struct rte_eth_xstat_name * xstats_names,unsigned int limit)809b21ed3e2SHemant Agrawal dpaa_xstats_get_names_by_id(
810b21ed3e2SHemant Agrawal struct rte_eth_dev *dev,
811b21ed3e2SHemant Agrawal const uint64_t *ids,
8128c9f976fSAndrew Rybchenko struct rte_eth_xstat_name *xstats_names,
813b21ed3e2SHemant Agrawal unsigned int limit)
814b21ed3e2SHemant Agrawal {
815b21ed3e2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa_xstats_strings);
816b21ed3e2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
817b21ed3e2SHemant Agrawal
818b21ed3e2SHemant Agrawal if (!ids)
819b21ed3e2SHemant Agrawal return dpaa_xstats_get_names(dev, xstats_names, limit);
820b21ed3e2SHemant Agrawal
821b21ed3e2SHemant Agrawal dpaa_xstats_get_names(dev, xstats_names_copy, limit);
822b21ed3e2SHemant Agrawal
823b21ed3e2SHemant Agrawal for (i = 0; i < limit; i++) {
824b21ed3e2SHemant Agrawal if (ids[i] >= stat_cnt) {
825b21ed3e2SHemant Agrawal DPAA_PMD_ERR("id value isn't valid");
826b21ed3e2SHemant Agrawal return -1;
827b21ed3e2SHemant Agrawal }
828b21ed3e2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
829b21ed3e2SHemant Agrawal }
830b21ed3e2SHemant Agrawal return limit;
831b21ed3e2SHemant Agrawal }
832b21ed3e2SHemant Agrawal
dpaa_eth_promiscuous_enable(struct rte_eth_dev * dev)8339039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_enable(struct rte_eth_dev *dev)
83495ef603dSShreyansh Jain {
83595ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE();
83695ef603dSShreyansh Jain
8376b10d1f7SNipun Gupta fman_if_promiscuous_enable(dev->process_private);
8389039c812SAndrew Rybchenko
8399039c812SAndrew Rybchenko return 0;
84095ef603dSShreyansh Jain }
84195ef603dSShreyansh Jain
dpaa_eth_promiscuous_disable(struct rte_eth_dev * dev)8429039c812SAndrew Rybchenko static int dpaa_eth_promiscuous_disable(struct rte_eth_dev *dev)
84395ef603dSShreyansh Jain {
84495ef603dSShreyansh Jain PMD_INIT_FUNC_TRACE();
84595ef603dSShreyansh Jain
8466b10d1f7SNipun Gupta fman_if_promiscuous_disable(dev->process_private);
8479039c812SAndrew Rybchenko
8489039c812SAndrew Rybchenko return 0;
84995ef603dSShreyansh Jain }
85095ef603dSShreyansh Jain
dpaa_eth_multicast_enable(struct rte_eth_dev * dev)851ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_enable(struct rte_eth_dev *dev)
85244dd70a3SShreyansh Jain {
85344dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE();
85444dd70a3SShreyansh Jain
8556b10d1f7SNipun Gupta fman_if_set_mcast_filter_table(dev->process_private);
856ca041cd4SIvan Ilchenko
857ca041cd4SIvan Ilchenko return 0;
85844dd70a3SShreyansh Jain }
85944dd70a3SShreyansh Jain
dpaa_eth_multicast_disable(struct rte_eth_dev * dev)860ca041cd4SIvan Ilchenko static int dpaa_eth_multicast_disable(struct rte_eth_dev *dev)
86144dd70a3SShreyansh Jain {
86244dd70a3SShreyansh Jain PMD_INIT_FUNC_TRACE();
86344dd70a3SShreyansh Jain
8646b10d1f7SNipun Gupta fman_if_reset_mcast_filter_table(dev->process_private);
865ca041cd4SIvan Ilchenko
866ca041cd4SIvan Ilchenko return 0;
86744dd70a3SShreyansh Jain }
86844dd70a3SShreyansh Jain
dpaa_fman_if_pool_setup(struct rte_eth_dev * dev)869e4abd4ffSJun Yang static void dpaa_fman_if_pool_setup(struct rte_eth_dev *dev)
870e4abd4ffSJun Yang {
871e4abd4ffSJun Yang struct dpaa_if *dpaa_intf = dev->data->dev_private;
872e4abd4ffSJun Yang struct fman_if_ic_params icp;
873e4abd4ffSJun Yang uint32_t fd_offset;
874e4abd4ffSJun Yang uint32_t bp_size;
875e4abd4ffSJun Yang
876e4abd4ffSJun Yang memset(&icp, 0, sizeof(icp));
877e4abd4ffSJun Yang /* set ICEOF for to the default value , which is 0*/
878e4abd4ffSJun Yang icp.iciof = DEFAULT_ICIOF;
879e4abd4ffSJun Yang icp.iceof = DEFAULT_RX_ICEOF;
880e4abd4ffSJun Yang icp.icsz = DEFAULT_ICSZ;
881e4abd4ffSJun Yang fman_if_set_ic_params(dev->process_private, &icp);
882e4abd4ffSJun Yang
883e4abd4ffSJun Yang fd_offset = RTE_PKTMBUF_HEADROOM + DPAA_HW_BUF_RESERVE;
884e4abd4ffSJun Yang fman_if_set_fdoff(dev->process_private, fd_offset);
885e4abd4ffSJun Yang
886e4abd4ffSJun Yang /* Buffer pool size should be equal to Dataroom Size*/
887e4abd4ffSJun Yang bp_size = rte_pktmbuf_data_room_size(dpaa_intf->bp_info->mp);
888e4abd4ffSJun Yang
889e4abd4ffSJun Yang fman_if_set_bp(dev->process_private,
890e4abd4ffSJun Yang dpaa_intf->bp_info->mp->size,
891e4abd4ffSJun Yang dpaa_intf->bp_info->bpid, bp_size);
892e4abd4ffSJun Yang }
893e4abd4ffSJun Yang
dpaa_eth_rx_queue_bp_check(struct rte_eth_dev * dev,int8_t vsp_id,uint32_t bpid)894e4abd4ffSJun Yang static inline int dpaa_eth_rx_queue_bp_check(struct rte_eth_dev *dev,
895e4abd4ffSJun Yang int8_t vsp_id, uint32_t bpid)
896e4abd4ffSJun Yang {
897e4abd4ffSJun Yang struct dpaa_if *dpaa_intf = dev->data->dev_private;
898e4abd4ffSJun Yang struct fman_if *fif = dev->process_private;
899e4abd4ffSJun Yang
900e4abd4ffSJun Yang if (fif->num_profiles) {
901e4abd4ffSJun Yang if (vsp_id < 0)
902e4abd4ffSJun Yang vsp_id = fif->base_profile_id;
903e4abd4ffSJun Yang } else {
904e4abd4ffSJun Yang if (vsp_id < 0)
905e4abd4ffSJun Yang vsp_id = 0;
906e4abd4ffSJun Yang }
907e4abd4ffSJun Yang
908e4abd4ffSJun Yang if (dpaa_intf->vsp_bpid[vsp_id] &&
909e4abd4ffSJun Yang bpid != dpaa_intf->vsp_bpid[vsp_id]) {
910e4abd4ffSJun Yang DPAA_PMD_ERR("Various MPs are assigned to RXQs with same VSP");
911e4abd4ffSJun Yang
912e4abd4ffSJun Yang return -1;
913e4abd4ffSJun Yang }
914e4abd4ffSJun Yang
915e4abd4ffSJun Yang return 0;
916e4abd4ffSJun Yang }
917e4abd4ffSJun Yang
91837f9b54bSShreyansh Jain static
dpaa_eth_rx_queue_setup(struct rte_eth_dev * dev,uint16_t queue_idx,uint16_t nb_desc,unsigned int socket_id __rte_unused,const struct rte_eth_rxconf * rx_conf,struct rte_mempool * mp)91937f9b54bSShreyansh Jain int dpaa_eth_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
92062f53995SHemant Agrawal uint16_t nb_desc,
92137f9b54bSShreyansh Jain unsigned int socket_id __rte_unused,
922e335cce4SHemant Agrawal const struct rte_eth_rxconf *rx_conf,
92337f9b54bSShreyansh Jain struct rte_mempool *mp)
92437f9b54bSShreyansh Jain {
92537f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private;
9266b10d1f7SNipun Gupta struct fman_if *fif = dev->process_private;
92762f53995SHemant Agrawal struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_idx];
9280c504f69SHemant Agrawal struct qm_mcc_initfq opts = {0};
9290c504f69SHemant Agrawal u32 flags = 0;
9300c504f69SHemant Agrawal int ret;
93155576ac2SHemant Agrawal u32 buffsz = rte_pktmbuf_data_room_size(mp) - RTE_PKTMBUF_HEADROOM;
9321bb4a528SFerruh Yigit uint32_t max_rx_pktlen;
93337f9b54bSShreyansh Jain
93437f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE();
93537f9b54bSShreyansh Jain
9366fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_rx_queues) {
9376fd3639aSHemant Agrawal rte_errno = EOVERFLOW;
9386fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
9396fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_rx_queues);
9406fd3639aSHemant Agrawal return -rte_errno;
9416fd3639aSHemant Agrawal }
9426fd3639aSHemant Agrawal
943e335cce4SHemant Agrawal /* Rx deferred start is not supported */
944e335cce4SHemant Agrawal if (rx_conf->rx_deferred_start) {
945e335cce4SHemant Agrawal DPAA_PMD_ERR("%p:Rx deferred start not supported", (void *)dev);
946e335cce4SHemant Agrawal return -EINVAL;
947e335cce4SHemant Agrawal }
9482cf9264fSHemant Agrawal rxq->nb_desc = UINT16_MAX;
9492cf9264fSHemant Agrawal rxq->offloads = rx_conf->offloads;
950e335cce4SHemant Agrawal
9516fd3639aSHemant Agrawal DPAA_PMD_INFO("Rx queue setup for queue index: %d fq_id (0x%x)",
9526fd3639aSHemant Agrawal queue_idx, rxq->fqid);
95337f9b54bSShreyansh Jain
954e4abd4ffSJun Yang if (!fif->num_profiles) {
955e4abd4ffSJun Yang if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
956e4abd4ffSJun Yang dpaa_intf->bp_info->mp != mp) {
957e4abd4ffSJun Yang DPAA_PMD_WARN("Multiple pools on same interface not"
958e4abd4ffSJun Yang " supported");
959e4abd4ffSJun Yang return -EINVAL;
960e4abd4ffSJun Yang }
961e4abd4ffSJun Yang } else {
962e4abd4ffSJun Yang if (dpaa_eth_rx_queue_bp_check(dev, rxq->vsp_id,
963e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid)) {
964e4abd4ffSJun Yang return -EINVAL;
965e4abd4ffSJun Yang }
966e4abd4ffSJun Yang }
967e4abd4ffSJun Yang
968376fb49eSNipun Gupta if (dpaa_intf->bp_info && dpaa_intf->bp_info->bp &&
969376fb49eSNipun Gupta dpaa_intf->bp_info->mp != mp) {
970376fb49eSNipun Gupta DPAA_PMD_WARN("Multiple pools on same interface not supported");
971376fb49eSNipun Gupta return -EINVAL;
972376fb49eSNipun Gupta }
973376fb49eSNipun Gupta
9741bb4a528SFerruh Yigit max_rx_pktlen = dev->data->mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN +
9751bb4a528SFerruh Yigit VLAN_TAG_SIZE;
97655576ac2SHemant Agrawal /* Max packet can fit in single buffer */
9771bb4a528SFerruh Yigit if (max_rx_pktlen <= buffsz) {
97855576ac2SHemant Agrawal ;
97955576ac2SHemant Agrawal } else if (dev->data->dev_conf.rxmode.offloads &
980295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_SCATTER) {
9811bb4a528SFerruh Yigit if (max_rx_pktlen > buffsz * DPAA_SGT_MAX_ENTRIES) {
9821bb4a528SFerruh Yigit DPAA_PMD_ERR("Maximum Rx packet size %d too big to fit "
98355576ac2SHemant Agrawal "MaxSGlist %d",
9841bb4a528SFerruh Yigit max_rx_pktlen, buffsz * DPAA_SGT_MAX_ENTRIES);
98555576ac2SHemant Agrawal rte_errno = EOVERFLOW;
98655576ac2SHemant Agrawal return -rte_errno;
98755576ac2SHemant Agrawal }
98855576ac2SHemant Agrawal } else {
98955576ac2SHemant Agrawal DPAA_PMD_WARN("The requested maximum Rx packet size (%u) is"
99055576ac2SHemant Agrawal " larger than a single mbuf (%u) and scattered"
99155576ac2SHemant Agrawal " mode has not been requested",
9921bb4a528SFerruh Yigit max_rx_pktlen, buffsz - RTE_PKTMBUF_HEADROOM);
99355576ac2SHemant Agrawal }
99455576ac2SHemant Agrawal
99537f9b54bSShreyansh Jain dpaa_intf->bp_info = DPAA_MEMPOOL_TO_POOL_INFO(mp);
99637f9b54bSShreyansh Jain
997e4abd4ffSJun Yang /* For shared interface, it's done in kernel, skip.*/
998e4abd4ffSJun Yang if (!fif->is_shared_mac)
999e4abd4ffSJun Yang dpaa_fman_if_pool_setup(dev);
100037f9b54bSShreyansh Jain
1001e4abd4ffSJun Yang if (fif->num_profiles) {
1002e4abd4ffSJun Yang int8_t vsp_id = rxq->vsp_id;
100337f9b54bSShreyansh Jain
1004e4abd4ffSJun Yang if (vsp_id >= 0) {
1005e4abd4ffSJun Yang ret = dpaa_port_vsp_update(dpaa_intf, fmc_q, vsp_id,
1006e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid,
1007e4abd4ffSJun Yang fif);
1008e4abd4ffSJun Yang if (ret) {
1009e4abd4ffSJun Yang DPAA_PMD_ERR("dpaa_port_vsp_update failed");
1010e4abd4ffSJun Yang return ret;
101137f9b54bSShreyansh Jain }
1012e4abd4ffSJun Yang } else {
1013e4abd4ffSJun Yang DPAA_PMD_INFO("Base profile is associated to"
1014e4abd4ffSJun Yang " RXQ fqid:%d\r\n", rxq->fqid);
1015e4abd4ffSJun Yang if (fif->is_shared_mac) {
1016e4abd4ffSJun Yang DPAA_PMD_ERR("Fatal: Base profile is associated"
1017e4abd4ffSJun Yang " to shared interface on DPDK.");
1018e4abd4ffSJun Yang return -EINVAL;
1019e4abd4ffSJun Yang }
1020e4abd4ffSJun Yang dpaa_intf->vsp_bpid[fif->base_profile_id] =
1021e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1022e4abd4ffSJun Yang }
1023e4abd4ffSJun Yang } else {
1024e4abd4ffSJun Yang dpaa_intf->vsp_bpid[0] =
1025e4abd4ffSJun Yang DPAA_MEMPOOL_TO_POOL_INFO(mp)->bpid;
1026e4abd4ffSJun Yang }
1027e4abd4ffSJun Yang
1028e4abd4ffSJun Yang dpaa_intf->valid = 1;
102955576ac2SHemant Agrawal DPAA_PMD_DEBUG("if:%s sg_on = %d, max_frm =%d", dpaa_intf->name,
10301bb4a528SFerruh Yigit fman_if_get_sg_enable(fif), max_rx_pktlen);
10310c504f69SHemant Agrawal /* checking if push mode only, no error check for now */
1032a6a75240SNipun Gupta if (!rxq->is_static &&
1033a6a75240SNipun Gupta dpaa_push_mode_max_queue > dpaa_push_queue_idx) {
1034b9c94167SNipun Gupta struct qman_portal *qp;
1035a6a75240SNipun Gupta int q_fd;
1036b9c94167SNipun Gupta
10370c504f69SHemant Agrawal dpaa_push_queue_idx++;
10380c504f69SHemant Agrawal opts.we_mask = QM_INITFQ_WE_FQCTRL | QM_INITFQ_WE_CONTEXTA;
10390c504f69SHemant Agrawal opts.fqd.fq_ctrl = QM_FQCTRL_AVOIDBLOCK |
10400c504f69SHemant Agrawal QM_FQCTRL_CTXASTASHING |
10410c504f69SHemant Agrawal QM_FQCTRL_PREFERINCACHE;
10420c504f69SHemant Agrawal opts.fqd.context_a.stashing.exclusive = 0;
10437be78d02SJosh Soref /* In multicore scenario stashing becomes a bottleneck on LS1046.
1044b9083ea5SNipun Gupta * So do not enable stashing in this case
1045b9083ea5SNipun Gupta */
1046b9083ea5SNipun Gupta if (dpaa_svr_family != SVR_LS1046A_FAMILY)
10470c504f69SHemant Agrawal opts.fqd.context_a.stashing.annotation_cl =
10480c504f69SHemant Agrawal DPAA_IF_RX_ANNOTATION_STASH;
10490c504f69SHemant Agrawal opts.fqd.context_a.stashing.data_cl = DPAA_IF_RX_DATA_STASH;
10500c504f69SHemant Agrawal opts.fqd.context_a.stashing.context_cl =
10510c504f69SHemant Agrawal DPAA_IF_RX_CONTEXT_STASH;
105262f53995SHemant Agrawal
10530c504f69SHemant Agrawal /*Create a channel and associate given queue with the channel*/
10540c504f69SHemant Agrawal qman_alloc_pool_range((u32 *)&rxq->ch_id, 1, 1, 0);
10550c504f69SHemant Agrawal opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
10560c504f69SHemant Agrawal opts.fqd.dest.channel = rxq->ch_id;
10570c504f69SHemant Agrawal opts.fqd.dest.wq = DPAA_IF_RX_PRIORITY;
10580c504f69SHemant Agrawal flags = QMAN_INITFQ_FLAG_SCHED;
10590c504f69SHemant Agrawal
10600c504f69SHemant Agrawal /* Configure tail drop */
10610c504f69SHemant Agrawal if (dpaa_intf->cgr_rx) {
10620c504f69SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID;
10630c504f69SHemant Agrawal opts.fqd.cgid = dpaa_intf->cgr_rx[queue_idx].cgrid;
10640c504f69SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
10650c504f69SHemant Agrawal }
10660c504f69SHemant Agrawal ret = qman_init_fq(rxq, flags, &opts);
10676fd3639aSHemant Agrawal if (ret) {
10686fd3639aSHemant Agrawal DPAA_PMD_ERR("Channel/Q association failed. fqid 0x%x "
10696fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret));
10706fd3639aSHemant Agrawal return ret;
10716fd3639aSHemant Agrawal }
107219b4aba2SHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY) {
107319b4aba2SHemant Agrawal rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb_no_prefetch;
107419b4aba2SHemant Agrawal } else {
1075b9083ea5SNipun Gupta rxq->cb.dqrr_dpdk_pull_cb = dpaa_rx_cb;
1076b9083ea5SNipun Gupta rxq->cb.dqrr_prepare = dpaa_rx_cb_prepare;
107719b4aba2SHemant Agrawal }
107819b4aba2SHemant Agrawal
10790c504f69SHemant Agrawal rxq->is_static = true;
1080b9c94167SNipun Gupta
1081b9c94167SNipun Gupta /* Allocate qman specific portals */
1082a6a75240SNipun Gupta qp = fsl_qman_fq_portal_create(&q_fd);
1083b9c94167SNipun Gupta if (!qp) {
1084b9c94167SNipun Gupta DPAA_PMD_ERR("Unable to alloc fq portal");
1085b9c94167SNipun Gupta return -1;
1086b9c94167SNipun Gupta }
1087b9c94167SNipun Gupta rxq->qp = qp;
1088a6a75240SNipun Gupta
1089a6a75240SNipun Gupta /* Set up the device interrupt handler */
1090d61138d4SHarman Kalra if (dev->intr_handle == NULL) {
1091a6a75240SNipun Gupta struct rte_dpaa_device *dpaa_dev;
1092a6a75240SNipun Gupta struct rte_device *rdev = dev->device;
1093a6a75240SNipun Gupta
1094a6a75240SNipun Gupta dpaa_dev = container_of(rdev, struct rte_dpaa_device,
1095a6a75240SNipun Gupta device);
1096d61138d4SHarman Kalra dev->intr_handle = dpaa_dev->intr_handle;
1097d61138d4SHarman Kalra if (rte_intr_vec_list_alloc(dev->intr_handle,
1098d61138d4SHarman Kalra NULL, dpaa_push_mode_max_queue)) {
1099a6a75240SNipun Gupta DPAA_PMD_ERR("intr_vec alloc failed");
1100a6a75240SNipun Gupta return -ENOMEM;
1101a6a75240SNipun Gupta }
1102d61138d4SHarman Kalra if (rte_intr_nb_efd_set(dev->intr_handle,
1103d61138d4SHarman Kalra dpaa_push_mode_max_queue))
1104d61138d4SHarman Kalra return -rte_errno;
1105d61138d4SHarman Kalra
1106d61138d4SHarman Kalra if (rte_intr_max_intr_set(dev->intr_handle,
1107d61138d4SHarman Kalra dpaa_push_mode_max_queue))
1108d61138d4SHarman Kalra return -rte_errno;
1109a6a75240SNipun Gupta }
1110a6a75240SNipun Gupta
1111d61138d4SHarman Kalra if (rte_intr_type_set(dev->intr_handle, RTE_INTR_HANDLE_EXT))
1112d61138d4SHarman Kalra return -rte_errno;
1113d61138d4SHarman Kalra
1114d61138d4SHarman Kalra if (rte_intr_vec_list_index_set(dev->intr_handle,
1115d61138d4SHarman Kalra queue_idx, queue_idx + 1))
1116d61138d4SHarman Kalra return -rte_errno;
1117d61138d4SHarman Kalra
1118d61138d4SHarman Kalra if (rte_intr_efds_index_set(dev->intr_handle, queue_idx,
1119d61138d4SHarman Kalra q_fd))
1120d61138d4SHarman Kalra return -rte_errno;
1121d61138d4SHarman Kalra
1122a6a75240SNipun Gupta rxq->q_fd = q_fd;
11230c504f69SHemant Agrawal }
1124e1797f4bSAkhil Goyal rxq->bp_array = rte_dpaa_bpid_info;
112562f53995SHemant Agrawal dev->data->rx_queues[queue_idx] = rxq;
112662f53995SHemant Agrawal
112762f53995SHemant Agrawal /* configure the CGR size as per the desc size */
112862f53995SHemant Agrawal if (dpaa_intf->cgr_rx) {
112962f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {0};
113062f53995SHemant Agrawal
11312cf9264fSHemant Agrawal rxq->nb_desc = nb_desc;
113262f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */
113362f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, nb_desc, 0);
113462f53995SHemant Agrawal ret = qman_modify_cgr(dpaa_intf->cgr_rx, 0, &cgr_opts);
113562f53995SHemant Agrawal if (ret) {
113662f53995SHemant Agrawal DPAA_PMD_WARN(
113762f53995SHemant Agrawal "rx taildrop modify fail on fqid %d (ret=%d)",
113862f53995SHemant Agrawal rxq->fqid, ret);
113962f53995SHemant Agrawal }
114062f53995SHemant Agrawal }
114195d226f0SNipun Gupta /* Enable main queue to receive error packets also by default */
114295d226f0SNipun Gupta fman_if_set_err_fqid(fif, rxq->fqid);
114337f9b54bSShreyansh Jain return 0;
114437f9b54bSShreyansh Jain }
114537f9b54bSShreyansh Jain
11461e06b6dcSHemant Agrawal int
dpaa_eth_eventq_attach(const struct rte_eth_dev * dev,int eth_rx_queue_id,u16 ch_id,const struct rte_event_eth_rx_adapter_queue_conf * queue_conf)114777b7b81eSNeil Horman dpaa_eth_eventq_attach(const struct rte_eth_dev *dev,
11485e745593SSunil Kumar Kori int eth_rx_queue_id,
11495e745593SSunil Kumar Kori u16 ch_id,
11505e745593SSunil Kumar Kori const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
11515e745593SSunil Kumar Kori {
11525e745593SSunil Kumar Kori int ret;
11535e745593SSunil Kumar Kori u32 flags = 0;
11545e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private;
11555e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
11565e745593SSunil Kumar Kori struct qm_mcc_initfq opts = {0};
11575e745593SSunil Kumar Kori
11585e745593SSunil Kumar Kori if (dpaa_push_mode_max_queue)
1159079a67c2SHemant Agrawal DPAA_PMD_WARN("PUSH mode q and EVENTDEV are not compatible\n"
1160079a67c2SHemant Agrawal "PUSH mode already enabled for first %d queues.\n"
11615e745593SSunil Kumar Kori "To disable set DPAA_PUSH_QUEUES_NUMBER to 0\n",
11625e745593SSunil Kumar Kori dpaa_push_mode_max_queue);
11635e745593SSunil Kumar Kori
11645e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts);
11655e745593SSunil Kumar Kori
11665e745593SSunil Kumar Kori switch (queue_conf->ev.sched_type) {
11675e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ATOMIC:
11685e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_HOLDACTIVE;
11695e745593SSunil Kumar Kori /* Reset FQCTRL_AVOIDBLOCK bit as it is unnecessary
11705e745593SSunil Kumar Kori * configuration with HOLD_ACTIVE setting
11715e745593SSunil Kumar Kori */
11725e745593SSunil Kumar Kori opts.fqd.fq_ctrl &= (~QM_FQCTRL_AVOIDBLOCK);
11735e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_atomic;
11745e745593SSunil Kumar Kori break;
11755e745593SSunil Kumar Kori case RTE_SCHED_TYPE_ORDERED:
11765e745593SSunil Kumar Kori DPAA_PMD_ERR("Ordered queue schedule type is not supported\n");
11775e745593SSunil Kumar Kori return -1;
11785e745593SSunil Kumar Kori default:
11795e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_AVOIDBLOCK;
11805e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = dpaa_rx_cb_parallel;
11815e745593SSunil Kumar Kori break;
11825e745593SSunil Kumar Kori }
11835e745593SSunil Kumar Kori
11845e745593SSunil Kumar Kori opts.we_mask = opts.we_mask | QM_INITFQ_WE_DESTWQ;
11855e745593SSunil Kumar Kori opts.fqd.dest.channel = ch_id;
11865e745593SSunil Kumar Kori opts.fqd.dest.wq = queue_conf->ev.priority;
11875e745593SSunil Kumar Kori
11885e745593SSunil Kumar Kori if (dpaa_intf->cgr_rx) {
11895e745593SSunil Kumar Kori opts.we_mask |= QM_INITFQ_WE_CGID;
11905e745593SSunil Kumar Kori opts.fqd.cgid = dpaa_intf->cgr_rx[eth_rx_queue_id].cgrid;
11915e745593SSunil Kumar Kori opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
11925e745593SSunil Kumar Kori }
11935e745593SSunil Kumar Kori
11945e745593SSunil Kumar Kori flags = QMAN_INITFQ_FLAG_SCHED;
11955e745593SSunil Kumar Kori
11965e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts);
11975e745593SSunil Kumar Kori if (ret) {
11986fd3639aSHemant Agrawal DPAA_PMD_ERR("Ev-Channel/Q association failed. fqid 0x%x "
11996fd3639aSHemant Agrawal "ret:%d(%s)", rxq->fqid, ret, strerror(ret));
12005e745593SSunil Kumar Kori return ret;
12015e745593SSunil Kumar Kori }
12025e745593SSunil Kumar Kori
12035e745593SSunil Kumar Kori /* copy configuration which needs to be filled during dequeue */
12045e745593SSunil Kumar Kori memcpy(&rxq->ev, &queue_conf->ev, sizeof(struct rte_event));
12055e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = rxq;
12065e745593SSunil Kumar Kori
12075e745593SSunil Kumar Kori return ret;
12085e745593SSunil Kumar Kori }
12095e745593SSunil Kumar Kori
12101e06b6dcSHemant Agrawal int
dpaa_eth_eventq_detach(const struct rte_eth_dev * dev,int eth_rx_queue_id)121177b7b81eSNeil Horman dpaa_eth_eventq_detach(const struct rte_eth_dev *dev,
12125e745593SSunil Kumar Kori int eth_rx_queue_id)
12135e745593SSunil Kumar Kori {
1214*ee6647e0SGagandeep Singh struct qm_mcc_initfq opts = {0};
12155e745593SSunil Kumar Kori int ret;
12165e745593SSunil Kumar Kori u32 flags = 0;
12175e745593SSunil Kumar Kori struct dpaa_if *dpaa_intf = dev->data->dev_private;
12185e745593SSunil Kumar Kori struct qman_fq *rxq = &dpaa_intf->rx_queues[eth_rx_queue_id];
12195e745593SSunil Kumar Kori
1220*ee6647e0SGagandeep Singh qman_retire_fq(rxq, NULL);
1221*ee6647e0SGagandeep Singh qman_oos_fq(rxq);
12225e745593SSunil Kumar Kori ret = qman_init_fq(rxq, flags, &opts);
12235e745593SSunil Kumar Kori if (ret) {
1224*ee6647e0SGagandeep Singh DPAA_PMD_ERR("detach rx fqid %d failed with ret: %d",
12255e745593SSunil Kumar Kori rxq->fqid, ret);
12265e745593SSunil Kumar Kori }
12275e745593SSunil Kumar Kori
12285e745593SSunil Kumar Kori rxq->cb.dqrr_dpdk_cb = NULL;
12295e745593SSunil Kumar Kori dev->data->rx_queues[eth_rx_queue_id] = NULL;
12305e745593SSunil Kumar Kori
12315e745593SSunil Kumar Kori return 0;
12325e745593SSunil Kumar Kori }
12335e745593SSunil Kumar Kori
123437f9b54bSShreyansh Jain static
dpaa_eth_tx_queue_setup(struct rte_eth_dev * dev,uint16_t queue_idx,uint16_t nb_desc __rte_unused,unsigned int socket_id __rte_unused,const struct rte_eth_txconf * tx_conf)123537f9b54bSShreyansh Jain int dpaa_eth_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
123637f9b54bSShreyansh Jain uint16_t nb_desc __rte_unused,
123737f9b54bSShreyansh Jain unsigned int socket_id __rte_unused,
1238e335cce4SHemant Agrawal const struct rte_eth_txconf *tx_conf)
123937f9b54bSShreyansh Jain {
124037f9b54bSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private;
12412cf9264fSHemant Agrawal struct qman_fq *txq = &dpaa_intf->tx_queues[queue_idx];
124237f9b54bSShreyansh Jain
124337f9b54bSShreyansh Jain PMD_INIT_FUNC_TRACE();
124437f9b54bSShreyansh Jain
1245e335cce4SHemant Agrawal /* Tx deferred start is not supported */
1246e335cce4SHemant Agrawal if (tx_conf->tx_deferred_start) {
1247e335cce4SHemant Agrawal DPAA_PMD_ERR("%p:Tx deferred start not supported", (void *)dev);
1248e335cce4SHemant Agrawal return -EINVAL;
1249e335cce4SHemant Agrawal }
12502cf9264fSHemant Agrawal txq->nb_desc = UINT16_MAX;
12512cf9264fSHemant Agrawal txq->offloads = tx_conf->offloads;
12522cf9264fSHemant Agrawal
12536fd3639aSHemant Agrawal if (queue_idx >= dev->data->nb_tx_queues) {
12546fd3639aSHemant Agrawal rte_errno = EOVERFLOW;
12556fd3639aSHemant Agrawal DPAA_PMD_ERR("%p: queue index out of range (%u >= %u)",
12566fd3639aSHemant Agrawal (void *)dev, queue_idx, dev->data->nb_tx_queues);
12576fd3639aSHemant Agrawal return -rte_errno;
12586fd3639aSHemant Agrawal }
12596fd3639aSHemant Agrawal
12606fd3639aSHemant Agrawal DPAA_PMD_INFO("Tx queue setup for queue index: %d fq_id (0x%x)",
12612cf9264fSHemant Agrawal queue_idx, txq->fqid);
12622cf9264fSHemant Agrawal dev->data->tx_queues[queue_idx] = txq;
12639124e65dSGagandeep Singh
126437f9b54bSShreyansh Jain return 0;
126537f9b54bSShreyansh Jain }
126637f9b54bSShreyansh Jain
1267b005d729SHemant Agrawal static uint32_t
dpaa_dev_rx_queue_count(void * rx_queue)12688d7d4fcdSKonstantin Ananyev dpaa_dev_rx_queue_count(void *rx_queue)
1269b005d729SHemant Agrawal {
12708d7d4fcdSKonstantin Ananyev struct qman_fq *rxq = rx_queue;
1271b005d729SHemant Agrawal u32 frm_cnt = 0;
1272b005d729SHemant Agrawal
1273b005d729SHemant Agrawal PMD_INIT_FUNC_TRACE();
1274b005d729SHemant Agrawal
1275b005d729SHemant Agrawal if (qman_query_fq_frm_cnt(rxq, &frm_cnt) == 0) {
12768d7d4fcdSKonstantin Ananyev DPAA_PMD_DEBUG("RX frame count for q(%p) is %u",
12778d7d4fcdSKonstantin Ananyev rx_queue, frm_cnt);
1278b005d729SHemant Agrawal }
1279b005d729SHemant Agrawal return frm_cnt;
1280b005d729SHemant Agrawal }
1281b005d729SHemant Agrawal
dpaa_link_down(struct rte_eth_dev * dev)1282e124a69fSShreyansh Jain static int dpaa_link_down(struct rte_eth_dev *dev)
1283e124a69fSShreyansh Jain {
1284f231d48dSRohit Raj struct fman_if *fif = dev->process_private;
1285f231d48dSRohit Raj struct __fman_if *__fif;
1286f231d48dSRohit Raj
1287e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE();
1288e124a69fSShreyansh Jain
1289f231d48dSRohit Raj __fif = container_of(fif, struct __fman_if, __if);
1290f231d48dSRohit Raj
1291f231d48dSRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1292295968d1SFerruh Yigit dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_DOWN);
1293f231d48dSRohit Raj else
129462024eb8SIvan Ilchenko return dpaa_eth_dev_stop(dev);
1295e124a69fSShreyansh Jain return 0;
1296e124a69fSShreyansh Jain }
1297e124a69fSShreyansh Jain
dpaa_link_up(struct rte_eth_dev * dev)1298e124a69fSShreyansh Jain static int dpaa_link_up(struct rte_eth_dev *dev)
1299e124a69fSShreyansh Jain {
1300f231d48dSRohit Raj struct fman_if *fif = dev->process_private;
1301f231d48dSRohit Raj struct __fman_if *__fif;
1302f231d48dSRohit Raj
1303e124a69fSShreyansh Jain PMD_INIT_FUNC_TRACE();
1304e124a69fSShreyansh Jain
1305f231d48dSRohit Raj __fif = container_of(fif, struct __fman_if, __if);
1306f231d48dSRohit Raj
1307f231d48dSRohit Raj if (dev->data->dev_flags & RTE_ETH_DEV_INTR_LSC)
1308295968d1SFerruh Yigit dpaa_update_link_status(__fif->node_name, RTE_ETH_LINK_UP);
1309f231d48dSRohit Raj else
1310e124a69fSShreyansh Jain dpaa_eth_dev_start(dev);
1311e124a69fSShreyansh Jain return 0;
1312e124a69fSShreyansh Jain }
1313e124a69fSShreyansh Jain
1314fe6c6032SShreyansh Jain static int
dpaa_flow_ctrl_set(struct rte_eth_dev * dev,struct rte_eth_fc_conf * fc_conf)131512a4678aSShreyansh Jain dpaa_flow_ctrl_set(struct rte_eth_dev *dev,
131612a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf)
131712a4678aSShreyansh Jain {
131812a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private;
131912a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc;
132012a4678aSShreyansh Jain
132112a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE();
132212a4678aSShreyansh Jain
132312a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) {
132412a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL,
132512a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
132612a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) {
132712a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info");
132812a4678aSShreyansh Jain return -ENOMEM;
132912a4678aSShreyansh Jain }
133012a4678aSShreyansh Jain }
133112a4678aSShreyansh Jain net_fc = dpaa_intf->fc_conf;
133212a4678aSShreyansh Jain
133312a4678aSShreyansh Jain if (fc_conf->high_water < fc_conf->low_water) {
133412a4678aSShreyansh Jain DPAA_PMD_ERR("Incorrect Flow Control Configuration");
133512a4678aSShreyansh Jain return -EINVAL;
133612a4678aSShreyansh Jain }
133712a4678aSShreyansh Jain
1338295968d1SFerruh Yigit if (fc_conf->mode == RTE_ETH_FC_NONE) {
133912a4678aSShreyansh Jain return 0;
1340295968d1SFerruh Yigit } else if (fc_conf->mode == RTE_ETH_FC_TX_PAUSE ||
1341295968d1SFerruh Yigit fc_conf->mode == RTE_ETH_FC_FULL) {
13426b10d1f7SNipun Gupta fman_if_set_fc_threshold(dev->process_private,
13436b10d1f7SNipun Gupta fc_conf->high_water,
134412a4678aSShreyansh Jain fc_conf->low_water,
134512a4678aSShreyansh Jain dpaa_intf->bp_info->bpid);
134612a4678aSShreyansh Jain if (fc_conf->pause_time)
13476b10d1f7SNipun Gupta fman_if_set_fc_quanta(dev->process_private,
134812a4678aSShreyansh Jain fc_conf->pause_time);
134912a4678aSShreyansh Jain }
135012a4678aSShreyansh Jain
135112a4678aSShreyansh Jain /* Save the information in dpaa device */
135212a4678aSShreyansh Jain net_fc->pause_time = fc_conf->pause_time;
135312a4678aSShreyansh Jain net_fc->high_water = fc_conf->high_water;
135412a4678aSShreyansh Jain net_fc->low_water = fc_conf->low_water;
135512a4678aSShreyansh Jain net_fc->send_xon = fc_conf->send_xon;
135612a4678aSShreyansh Jain net_fc->mac_ctrl_frame_fwd = fc_conf->mac_ctrl_frame_fwd;
135712a4678aSShreyansh Jain net_fc->mode = fc_conf->mode;
135812a4678aSShreyansh Jain net_fc->autoneg = fc_conf->autoneg;
135912a4678aSShreyansh Jain
136012a4678aSShreyansh Jain return 0;
136112a4678aSShreyansh Jain }
136212a4678aSShreyansh Jain
136312a4678aSShreyansh Jain static int
dpaa_flow_ctrl_get(struct rte_eth_dev * dev,struct rte_eth_fc_conf * fc_conf)136412a4678aSShreyansh Jain dpaa_flow_ctrl_get(struct rte_eth_dev *dev,
136512a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf)
136612a4678aSShreyansh Jain {
136712a4678aSShreyansh Jain struct dpaa_if *dpaa_intf = dev->data->dev_private;
136812a4678aSShreyansh Jain struct rte_eth_fc_conf *net_fc = dpaa_intf->fc_conf;
136912a4678aSShreyansh Jain int ret;
137012a4678aSShreyansh Jain
137112a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE();
137212a4678aSShreyansh Jain
137312a4678aSShreyansh Jain if (net_fc) {
137412a4678aSShreyansh Jain fc_conf->pause_time = net_fc->pause_time;
137512a4678aSShreyansh Jain fc_conf->high_water = net_fc->high_water;
137612a4678aSShreyansh Jain fc_conf->low_water = net_fc->low_water;
137712a4678aSShreyansh Jain fc_conf->send_xon = net_fc->send_xon;
137812a4678aSShreyansh Jain fc_conf->mac_ctrl_frame_fwd = net_fc->mac_ctrl_frame_fwd;
137912a4678aSShreyansh Jain fc_conf->mode = net_fc->mode;
138012a4678aSShreyansh Jain fc_conf->autoneg = net_fc->autoneg;
138112a4678aSShreyansh Jain return 0;
138212a4678aSShreyansh Jain }
13836b10d1f7SNipun Gupta ret = fman_if_get_fc_threshold(dev->process_private);
138412a4678aSShreyansh Jain if (ret) {
1385295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
13866b10d1f7SNipun Gupta fc_conf->pause_time =
13876b10d1f7SNipun Gupta fman_if_get_fc_quanta(dev->process_private);
138812a4678aSShreyansh Jain } else {
1389295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_NONE;
139012a4678aSShreyansh Jain }
139112a4678aSShreyansh Jain
139212a4678aSShreyansh Jain return 0;
139312a4678aSShreyansh Jain }
139412a4678aSShreyansh Jain
139512a4678aSShreyansh Jain static int
dpaa_dev_add_mac_addr(struct rte_eth_dev * dev,struct rte_ether_addr * addr,uint32_t index,__rte_unused uint32_t pool)1396fe6c6032SShreyansh Jain dpaa_dev_add_mac_addr(struct rte_eth_dev *dev,
13976d13ea8eSOlivier Matz struct rte_ether_addr *addr,
1398fe6c6032SShreyansh Jain uint32_t index,
1399fe6c6032SShreyansh Jain __rte_unused uint32_t pool)
1400fe6c6032SShreyansh Jain {
1401fe6c6032SShreyansh Jain int ret;
1402fe6c6032SShreyansh Jain
1403fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE();
1404fe6c6032SShreyansh Jain
14056b10d1f7SNipun Gupta ret = fman_if_add_mac_addr(dev->process_private,
14066b10d1f7SNipun Gupta addr->addr_bytes, index);
1407fe6c6032SShreyansh Jain
1408fe6c6032SShreyansh Jain if (ret)
1409b7c7ff6eSStephen Hemminger DPAA_PMD_ERR("Adding the MAC ADDR failed: err = %d", ret);
1410fe6c6032SShreyansh Jain return 0;
1411fe6c6032SShreyansh Jain }
1412fe6c6032SShreyansh Jain
1413fe6c6032SShreyansh Jain static void
dpaa_dev_remove_mac_addr(struct rte_eth_dev * dev,uint32_t index)1414fe6c6032SShreyansh Jain dpaa_dev_remove_mac_addr(struct rte_eth_dev *dev,
1415fe6c6032SShreyansh Jain uint32_t index)
1416fe6c6032SShreyansh Jain {
1417fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE();
1418fe6c6032SShreyansh Jain
14196b10d1f7SNipun Gupta fman_if_clear_mac_addr(dev->process_private, index);
1420fe6c6032SShreyansh Jain }
1421fe6c6032SShreyansh Jain
1422caccf8b3SOlivier Matz static int
dpaa_dev_set_mac_addr(struct rte_eth_dev * dev,struct rte_ether_addr * addr)1423fe6c6032SShreyansh Jain dpaa_dev_set_mac_addr(struct rte_eth_dev *dev,
14246d13ea8eSOlivier Matz struct rte_ether_addr *addr)
1425fe6c6032SShreyansh Jain {
1426fe6c6032SShreyansh Jain int ret;
1427fe6c6032SShreyansh Jain
1428fe6c6032SShreyansh Jain PMD_INIT_FUNC_TRACE();
1429fe6c6032SShreyansh Jain
14306b10d1f7SNipun Gupta ret = fman_if_add_mac_addr(dev->process_private, addr->addr_bytes, 0);
1431fe6c6032SShreyansh Jain if (ret)
1432b7c7ff6eSStephen Hemminger DPAA_PMD_ERR("Setting the MAC ADDR failed %d", ret);
1433caccf8b3SOlivier Matz
1434caccf8b3SOlivier Matz return ret;
1435fe6c6032SShreyansh Jain }
1436fe6c6032SShreyansh Jain
1437627e677dSSachin Saxena static int
dpaa_dev_rss_hash_update(struct rte_eth_dev * dev,struct rte_eth_rss_conf * rss_conf)1438627e677dSSachin Saxena dpaa_dev_rss_hash_update(struct rte_eth_dev *dev,
1439627e677dSSachin Saxena struct rte_eth_rss_conf *rss_conf)
1440627e677dSSachin Saxena {
1441627e677dSSachin Saxena struct rte_eth_dev_data *data = dev->data;
1442627e677dSSachin Saxena struct rte_eth_conf *eth_conf = &data->dev_conf;
1443627e677dSSachin Saxena
1444627e677dSSachin Saxena PMD_INIT_FUNC_TRACE();
1445627e677dSSachin Saxena
1446627e677dSSachin Saxena if (!(default_q || fmc_q)) {
1447627e677dSSachin Saxena if (dpaa_fm_config(dev, rss_conf->rss_hf)) {
1448627e677dSSachin Saxena DPAA_PMD_ERR("FM port configuration: Failed\n");
1449627e677dSSachin Saxena return -1;
1450627e677dSSachin Saxena }
1451627e677dSSachin Saxena eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf;
1452627e677dSSachin Saxena } else {
1453627e677dSSachin Saxena DPAA_PMD_ERR("Function not supported\n");
1454627e677dSSachin Saxena return -ENOTSUP;
1455627e677dSSachin Saxena }
1456627e677dSSachin Saxena return 0;
1457627e677dSSachin Saxena }
1458627e677dSSachin Saxena
1459627e677dSSachin Saxena static int
dpaa_dev_rss_hash_conf_get(struct rte_eth_dev * dev,struct rte_eth_rss_conf * rss_conf)1460627e677dSSachin Saxena dpaa_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
1461627e677dSSachin Saxena struct rte_eth_rss_conf *rss_conf)
1462627e677dSSachin Saxena {
1463627e677dSSachin Saxena struct rte_eth_dev_data *data = dev->data;
1464627e677dSSachin Saxena struct rte_eth_conf *eth_conf = &data->dev_conf;
1465627e677dSSachin Saxena
1466627e677dSSachin Saxena /* dpaa does not support rss_key, so length should be 0*/
1467627e677dSSachin Saxena rss_conf->rss_key_len = 0;
1468627e677dSSachin Saxena rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf;
1469627e677dSSachin Saxena return 0;
1470627e677dSSachin Saxena }
1471627e677dSSachin Saxena
dpaa_dev_queue_intr_enable(struct rte_eth_dev * dev,uint16_t queue_id)1472b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_enable(struct rte_eth_dev *dev,
1473b1b5d6c9SNipun Gupta uint16_t queue_id)
1474b1b5d6c9SNipun Gupta {
1475b1b5d6c9SNipun Gupta struct dpaa_if *dpaa_intf = dev->data->dev_private;
1476b1b5d6c9SNipun Gupta struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1477b1b5d6c9SNipun Gupta
1478b1b5d6c9SNipun Gupta if (!rxq->is_static)
1479b1b5d6c9SNipun Gupta return -EINVAL;
1480b1b5d6c9SNipun Gupta
1481b1b5d6c9SNipun Gupta return qman_fq_portal_irqsource_add(rxq->qp, QM_PIRQ_DQRI);
1482b1b5d6c9SNipun Gupta }
1483b1b5d6c9SNipun Gupta
dpaa_dev_queue_intr_disable(struct rte_eth_dev * dev,uint16_t queue_id)1484b1b5d6c9SNipun Gupta static int dpaa_dev_queue_intr_disable(struct rte_eth_dev *dev,
1485b1b5d6c9SNipun Gupta uint16_t queue_id)
1486b1b5d6c9SNipun Gupta {
1487b1b5d6c9SNipun Gupta struct dpaa_if *dpaa_intf = dev->data->dev_private;
1488b1b5d6c9SNipun Gupta struct qman_fq *rxq = &dpaa_intf->rx_queues[queue_id];
1489b1b5d6c9SNipun Gupta uint32_t temp;
1490b1b5d6c9SNipun Gupta ssize_t temp1;
1491b1b5d6c9SNipun Gupta
1492b1b5d6c9SNipun Gupta if (!rxq->is_static)
1493b1b5d6c9SNipun Gupta return -EINVAL;
1494b1b5d6c9SNipun Gupta
1495b1b5d6c9SNipun Gupta qman_fq_portal_irqsource_remove(rxq->qp, ~0);
1496b1b5d6c9SNipun Gupta
1497b1b5d6c9SNipun Gupta temp1 = read(rxq->q_fd, &temp, sizeof(temp));
1498b1b5d6c9SNipun Gupta if (temp1 != sizeof(temp))
1499df80d4f8SHemant Agrawal DPAA_PMD_ERR("irq read error");
1500b1b5d6c9SNipun Gupta
1501b1b5d6c9SNipun Gupta qman_fq_portal_thread_irq(rxq->qp);
1502b1b5d6c9SNipun Gupta
1503b1b5d6c9SNipun Gupta return 0;
1504b1b5d6c9SNipun Gupta }
1505b1b5d6c9SNipun Gupta
15062cf9264fSHemant Agrawal static void
dpaa_rxq_info_get(struct rte_eth_dev * dev,uint16_t queue_id,struct rte_eth_rxq_info * qinfo)15072cf9264fSHemant Agrawal dpaa_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
15082cf9264fSHemant Agrawal struct rte_eth_rxq_info *qinfo)
15092cf9264fSHemant Agrawal {
15102cf9264fSHemant Agrawal struct dpaa_if *dpaa_intf = dev->data->dev_private;
15112cf9264fSHemant Agrawal struct qman_fq *rxq;
1512378cd488SHemant Agrawal int ret;
15132cf9264fSHemant Agrawal
15142cf9264fSHemant Agrawal rxq = dev->data->rx_queues[queue_id];
15152cf9264fSHemant Agrawal
15162cf9264fSHemant Agrawal qinfo->mp = dpaa_intf->bp_info->mp;
15172cf9264fSHemant Agrawal qinfo->scattered_rx = dev->data->scattered_rx;
15182cf9264fSHemant Agrawal qinfo->nb_desc = rxq->nb_desc;
1519378cd488SHemant Agrawal
1520378cd488SHemant Agrawal /* Report the HW Rx buffer length to user */
1521378cd488SHemant Agrawal ret = fman_if_get_maxfrm(dev->process_private);
1522378cd488SHemant Agrawal if (ret > 0)
1523378cd488SHemant Agrawal qinfo->rx_buf_size = ret;
1524378cd488SHemant Agrawal
15252cf9264fSHemant Agrawal qinfo->conf.rx_free_thresh = 1;
15262cf9264fSHemant Agrawal qinfo->conf.rx_drop_en = 1;
15272cf9264fSHemant Agrawal qinfo->conf.rx_deferred_start = 0;
15282cf9264fSHemant Agrawal qinfo->conf.offloads = rxq->offloads;
15292cf9264fSHemant Agrawal }
15302cf9264fSHemant Agrawal
15312cf9264fSHemant Agrawal static void
dpaa_txq_info_get(struct rte_eth_dev * dev,uint16_t queue_id,struct rte_eth_txq_info * qinfo)15322cf9264fSHemant Agrawal dpaa_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
15332cf9264fSHemant Agrawal struct rte_eth_txq_info *qinfo)
15342cf9264fSHemant Agrawal {
15352cf9264fSHemant Agrawal struct qman_fq *txq;
15362cf9264fSHemant Agrawal
15372cf9264fSHemant Agrawal txq = dev->data->tx_queues[queue_id];
15382cf9264fSHemant Agrawal
15392cf9264fSHemant Agrawal qinfo->nb_desc = txq->nb_desc;
15402cf9264fSHemant Agrawal qinfo->conf.tx_thresh.pthresh = 0;
15412cf9264fSHemant Agrawal qinfo->conf.tx_thresh.hthresh = 0;
15422cf9264fSHemant Agrawal qinfo->conf.tx_thresh.wthresh = 0;
15432cf9264fSHemant Agrawal
15442cf9264fSHemant Agrawal qinfo->conf.tx_free_thresh = 0;
15452cf9264fSHemant Agrawal qinfo->conf.tx_rs_thresh = 0;
15462cf9264fSHemant Agrawal qinfo->conf.offloads = txq->offloads;
15472cf9264fSHemant Agrawal qinfo->conf.tx_deferred_start = 0;
15482cf9264fSHemant Agrawal }
15492cf9264fSHemant Agrawal
1550ff9e112dSShreyansh Jain static struct eth_dev_ops dpaa_devops = {
1551ff9e112dSShreyansh Jain .dev_configure = dpaa_eth_dev_configure,
1552ff9e112dSShreyansh Jain .dev_start = dpaa_eth_dev_start,
1553ff9e112dSShreyansh Jain .dev_stop = dpaa_eth_dev_stop,
1554ff9e112dSShreyansh Jain .dev_close = dpaa_eth_dev_close,
1555799db456SShreyansh Jain .dev_infos_get = dpaa_eth_dev_info,
1556a7bdc3bdSShreyansh Jain .dev_supported_ptypes_get = dpaa_supported_ptypes_get,
155737f9b54bSShreyansh Jain
155837f9b54bSShreyansh Jain .rx_queue_setup = dpaa_eth_rx_queue_setup,
155937f9b54bSShreyansh Jain .tx_queue_setup = dpaa_eth_tx_queue_setup,
15602e6f5657SApeksha Gupta .rx_burst_mode_get = dpaa_dev_rx_burst_mode_get,
15612e6f5657SApeksha Gupta .tx_burst_mode_get = dpaa_dev_tx_burst_mode_get,
15622cf9264fSHemant Agrawal .rxq_info_get = dpaa_rxq_info_get,
15632cf9264fSHemant Agrawal .txq_info_get = dpaa_txq_info_get,
15642cf9264fSHemant Agrawal
156512a4678aSShreyansh Jain .flow_ctrl_get = dpaa_flow_ctrl_get,
156612a4678aSShreyansh Jain .flow_ctrl_set = dpaa_flow_ctrl_set,
156712a4678aSShreyansh Jain
1568e124a69fSShreyansh Jain .link_update = dpaa_eth_link_update,
1569e1ad3a05SShreyansh Jain .stats_get = dpaa_eth_stats_get,
1570b21ed3e2SHemant Agrawal .xstats_get = dpaa_dev_xstats_get,
1571b21ed3e2SHemant Agrawal .xstats_get_by_id = dpaa_xstats_get_by_id,
1572b21ed3e2SHemant Agrawal .xstats_get_names_by_id = dpaa_xstats_get_names_by_id,
1573b21ed3e2SHemant Agrawal .xstats_get_names = dpaa_xstats_get_names,
1574b21ed3e2SHemant Agrawal .xstats_reset = dpaa_eth_stats_reset,
1575e1ad3a05SShreyansh Jain .stats_reset = dpaa_eth_stats_reset,
157695ef603dSShreyansh Jain .promiscuous_enable = dpaa_eth_promiscuous_enable,
157795ef603dSShreyansh Jain .promiscuous_disable = dpaa_eth_promiscuous_disable,
157844dd70a3SShreyansh Jain .allmulticast_enable = dpaa_eth_multicast_enable,
157944dd70a3SShreyansh Jain .allmulticast_disable = dpaa_eth_multicast_disable,
15800cbec027SShreyansh Jain .mtu_set = dpaa_mtu_set,
1581e124a69fSShreyansh Jain .dev_set_link_down = dpaa_link_down,
1582e124a69fSShreyansh Jain .dev_set_link_up = dpaa_link_up,
1583fe6c6032SShreyansh Jain .mac_addr_add = dpaa_dev_add_mac_addr,
1584fe6c6032SShreyansh Jain .mac_addr_remove = dpaa_dev_remove_mac_addr,
1585fe6c6032SShreyansh Jain .mac_addr_set = dpaa_dev_set_mac_addr,
1586fe6c6032SShreyansh Jain
1587cf0fab1dSHemant Agrawal .fw_version_get = dpaa_fw_version_get,
1588b1b5d6c9SNipun Gupta
1589b1b5d6c9SNipun Gupta .rx_queue_intr_enable = dpaa_dev_queue_intr_enable,
1590b1b5d6c9SNipun Gupta .rx_queue_intr_disable = dpaa_dev_queue_intr_disable,
1591627e677dSSachin Saxena .rss_hash_update = dpaa_dev_rss_hash_update,
1592627e677dSSachin Saxena .rss_hash_conf_get = dpaa_dev_rss_hash_conf_get,
1593ff9e112dSShreyansh Jain };
1594ff9e112dSShreyansh Jain
15958c3495f5SHemant Agrawal static bool
is_device_supported(struct rte_eth_dev * dev,struct rte_dpaa_driver * drv)15968c3495f5SHemant Agrawal is_device_supported(struct rte_eth_dev *dev, struct rte_dpaa_driver *drv)
15978c3495f5SHemant Agrawal {
15988c3495f5SHemant Agrawal if (strcmp(dev->device->driver->name,
15998c3495f5SHemant Agrawal drv->driver.name))
16008c3495f5SHemant Agrawal return false;
16018c3495f5SHemant Agrawal
16028c3495f5SHemant Agrawal return true;
16038c3495f5SHemant Agrawal }
16048c3495f5SHemant Agrawal
16058c3495f5SHemant Agrawal static bool
is_dpaa_supported(struct rte_eth_dev * dev)16068c3495f5SHemant Agrawal is_dpaa_supported(struct rte_eth_dev *dev)
16078c3495f5SHemant Agrawal {
16088c3495f5SHemant Agrawal return is_device_supported(dev, &rte_dpaa_pmd);
16098c3495f5SHemant Agrawal }
16108c3495f5SHemant Agrawal
16111e06b6dcSHemant Agrawal int
rte_pmd_dpaa_set_tx_loopback(uint16_t port,uint8_t on)1612ae8f4cf3SFerruh Yigit rte_pmd_dpaa_set_tx_loopback(uint16_t port, uint8_t on)
16138c3495f5SHemant Agrawal {
16148c3495f5SHemant Agrawal struct rte_eth_dev *dev;
16158c3495f5SHemant Agrawal
16168c3495f5SHemant Agrawal RTE_ETH_VALID_PORTID_OR_ERR_RET(port, -ENODEV);
16178c3495f5SHemant Agrawal
16188c3495f5SHemant Agrawal dev = &rte_eth_devices[port];
16198c3495f5SHemant Agrawal
16208c3495f5SHemant Agrawal if (!is_dpaa_supported(dev))
16218c3495f5SHemant Agrawal return -ENOTSUP;
16228c3495f5SHemant Agrawal
16238c3495f5SHemant Agrawal if (on)
16246b10d1f7SNipun Gupta fman_if_loopback_enable(dev->process_private);
16258c3495f5SHemant Agrawal else
16266b10d1f7SNipun Gupta fman_if_loopback_disable(dev->process_private);
16278c3495f5SHemant Agrawal
16288c3495f5SHemant Agrawal return 0;
16298c3495f5SHemant Agrawal }
16308c3495f5SHemant Agrawal
dpaa_fc_set_default(struct dpaa_if * dpaa_intf,struct fman_if * fman_intf)16316b10d1f7SNipun Gupta static int dpaa_fc_set_default(struct dpaa_if *dpaa_intf,
16326b10d1f7SNipun Gupta struct fman_if *fman_intf)
163312a4678aSShreyansh Jain {
163412a4678aSShreyansh Jain struct rte_eth_fc_conf *fc_conf;
163512a4678aSShreyansh Jain int ret;
163612a4678aSShreyansh Jain
163712a4678aSShreyansh Jain PMD_INIT_FUNC_TRACE();
163812a4678aSShreyansh Jain
163912a4678aSShreyansh Jain if (!(dpaa_intf->fc_conf)) {
164012a4678aSShreyansh Jain dpaa_intf->fc_conf = rte_zmalloc(NULL,
164112a4678aSShreyansh Jain sizeof(struct rte_eth_fc_conf), MAX_CACHELINE);
164212a4678aSShreyansh Jain if (!dpaa_intf->fc_conf) {
164312a4678aSShreyansh Jain DPAA_PMD_ERR("unable to save flow control info");
164412a4678aSShreyansh Jain return -ENOMEM;
164512a4678aSShreyansh Jain }
164612a4678aSShreyansh Jain }
164712a4678aSShreyansh Jain fc_conf = dpaa_intf->fc_conf;
16486b10d1f7SNipun Gupta ret = fman_if_get_fc_threshold(fman_intf);
164912a4678aSShreyansh Jain if (ret) {
1650295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_TX_PAUSE;
16516b10d1f7SNipun Gupta fc_conf->pause_time = fman_if_get_fc_quanta(fman_intf);
165212a4678aSShreyansh Jain } else {
1653295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_NONE;
165412a4678aSShreyansh Jain }
165512a4678aSShreyansh Jain
165612a4678aSShreyansh Jain return 0;
165712a4678aSShreyansh Jain }
165812a4678aSShreyansh Jain
165937f9b54bSShreyansh Jain /* Initialise an Rx FQ */
dpaa_rx_queue_init(struct qman_fq * fq,struct qman_cgr * cgr_rx,uint32_t fqid)166062f53995SHemant Agrawal static int dpaa_rx_queue_init(struct qman_fq *fq, struct qman_cgr *cgr_rx,
166137f9b54bSShreyansh Jain uint32_t fqid)
166237f9b54bSShreyansh Jain {
16638d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0};
166437f9b54bSShreyansh Jain int ret;
1665f04e7139SHemant Agrawal u32 flags = QMAN_FQ_FLAG_NO_ENQUEUE;
166662f53995SHemant Agrawal struct qm_mcc_initcgr cgr_opts = {
166762f53995SHemant Agrawal .we_mask = QM_CGR_WE_CS_THRES |
166862f53995SHemant Agrawal QM_CGR_WE_CSTD_EN |
166962f53995SHemant Agrawal QM_CGR_WE_MODE,
167062f53995SHemant Agrawal .cgr = {
167162f53995SHemant Agrawal .cstd_en = QM_CGR_EN,
167262f53995SHemant Agrawal .mode = QMAN_CGR_MODE_FRAME
167362f53995SHemant Agrawal }
167462f53995SHemant Agrawal };
167537f9b54bSShreyansh Jain
16764defbc8cSSachin Saxena if (fmc_q || default_q) {
167737f9b54bSShreyansh Jain ret = qman_reserve_fqid(fqid);
167837f9b54bSShreyansh Jain if (ret) {
16794defbc8cSSachin Saxena DPAA_PMD_ERR("reserve rx fqid 0x%x failed, ret: %d",
168037f9b54bSShreyansh Jain fqid, ret);
168137f9b54bSShreyansh Jain return -EINVAL;
168237f9b54bSShreyansh Jain }
1683f04e7139SHemant Agrawal }
16844defbc8cSSachin Saxena
16858d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("creating rx fq %p, fqid 0x%x", fq, fqid);
1686f04e7139SHemant Agrawal ret = qman_create_fq(fqid, flags, fq);
168737f9b54bSShreyansh Jain if (ret) {
16886fd3639aSHemant Agrawal DPAA_PMD_ERR("create rx fqid 0x%x failed with ret: %d",
168937f9b54bSShreyansh Jain fqid, ret);
169037f9b54bSShreyansh Jain return ret;
169137f9b54bSShreyansh Jain }
16920c504f69SHemant Agrawal fq->is_static = false;
16935e745593SSunil Kumar Kori
16945e745593SSunil Kumar Kori dpaa_poll_queue_default_config(&opts);
169537f9b54bSShreyansh Jain
169662f53995SHemant Agrawal if (cgr_rx) {
169762f53995SHemant Agrawal /* Enable tail drop with cgr on this queue */
169862f53995SHemant Agrawal qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres, td_threshold, 0);
169962f53995SHemant Agrawal cgr_rx->cb = NULL;
170062f53995SHemant Agrawal ret = qman_create_cgr(cgr_rx, QMAN_CGR_FLAG_USE_INIT,
170162f53995SHemant Agrawal &cgr_opts);
170262f53995SHemant Agrawal if (ret) {
170362f53995SHemant Agrawal DPAA_PMD_WARN(
17048d6fc8b6SHemant Agrawal "rx taildrop init fail on rx fqid 0x%x(ret=%d)",
1705f04e7139SHemant Agrawal fq->fqid, ret);
170662f53995SHemant Agrawal goto without_cgr;
170762f53995SHemant Agrawal }
170862f53995SHemant Agrawal opts.we_mask |= QM_INITFQ_WE_CGID;
170962f53995SHemant Agrawal opts.fqd.cgid = cgr_rx->cgrid;
171062f53995SHemant Agrawal opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
171162f53995SHemant Agrawal }
171262f53995SHemant Agrawal without_cgr:
1713f04e7139SHemant Agrawal ret = qman_init_fq(fq, 0, &opts);
171437f9b54bSShreyansh Jain if (ret)
17158d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init rx fqid 0x%x failed with ret:%d", fqid, ret);
171637f9b54bSShreyansh Jain return ret;
171737f9b54bSShreyansh Jain }
171837f9b54bSShreyansh Jain
171937f9b54bSShreyansh Jain /* Initialise a Tx FQ */
dpaa_tx_queue_init(struct qman_fq * fq,struct fman_if * fman_intf,struct qman_cgr * cgr_tx)172037f9b54bSShreyansh Jain static int dpaa_tx_queue_init(struct qman_fq *fq,
17219124e65dSGagandeep Singh struct fman_if *fman_intf,
17229124e65dSGagandeep Singh struct qman_cgr *cgr_tx)
172337f9b54bSShreyansh Jain {
17248d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0};
17259124e65dSGagandeep Singh struct qm_mcc_initcgr cgr_opts = {
17269124e65dSGagandeep Singh .we_mask = QM_CGR_WE_CS_THRES |
17279124e65dSGagandeep Singh QM_CGR_WE_CSTD_EN |
17289124e65dSGagandeep Singh QM_CGR_WE_MODE,
17299124e65dSGagandeep Singh .cgr = {
17309124e65dSGagandeep Singh .cstd_en = QM_CGR_EN,
17319124e65dSGagandeep Singh .mode = QMAN_CGR_MODE_FRAME
17329124e65dSGagandeep Singh }
17339124e65dSGagandeep Singh };
173437f9b54bSShreyansh Jain int ret;
173537f9b54bSShreyansh Jain
173637f9b54bSShreyansh Jain ret = qman_create_fq(0, QMAN_FQ_FLAG_DYNAMIC_FQID |
173737f9b54bSShreyansh Jain QMAN_FQ_FLAG_TO_DCPORTAL, fq);
173837f9b54bSShreyansh Jain if (ret) {
173937f9b54bSShreyansh Jain DPAA_PMD_ERR("create tx fq failed with ret: %d", ret);
174037f9b54bSShreyansh Jain return ret;
174137f9b54bSShreyansh Jain }
174237f9b54bSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL |
174337f9b54bSShreyansh Jain QM_INITFQ_WE_CONTEXTB | QM_INITFQ_WE_CONTEXTA;
174437f9b54bSShreyansh Jain opts.fqd.dest.channel = fman_intf->tx_channel_id;
174537f9b54bSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_TX_PRIORITY;
174637f9b54bSShreyansh Jain opts.fqd.fq_ctrl = QM_FQCTRL_PREFERINCACHE;
174737f9b54bSShreyansh Jain opts.fqd.context_b = 0;
174837f9b54bSShreyansh Jain /* no tx-confirmation */
174937f9b54bSShreyansh Jain opts.fqd.context_a.hi = 0x80000000 | fman_dealloc_bufs_mask_hi;
175037f9b54bSShreyansh Jain opts.fqd.context_a.lo = 0 | fman_dealloc_bufs_mask_lo;
175172e9e0c9SNipun Gupta if (fman_ip_rev >= FMAN_V3) {
175272e9e0c9SNipun Gupta /* Set B0V bit in contextA to set ASPID to 0 */
175372e9e0c9SNipun Gupta opts.fqd.context_a.hi |= 0x04000000;
175472e9e0c9SNipun Gupta }
17558d6fc8b6SHemant Agrawal DPAA_PMD_DEBUG("init tx fq %p, fqid 0x%x", fq, fq->fqid);
17569124e65dSGagandeep Singh
17579124e65dSGagandeep Singh if (cgr_tx) {
17589124e65dSGagandeep Singh /* Enable tail drop with cgr on this queue */
17599124e65dSGagandeep Singh qm_cgr_cs_thres_set64(&cgr_opts.cgr.cs_thres,
17609124e65dSGagandeep Singh td_tx_threshold, 0);
17619124e65dSGagandeep Singh cgr_tx->cb = NULL;
17629124e65dSGagandeep Singh ret = qman_create_cgr(cgr_tx, QMAN_CGR_FLAG_USE_INIT,
17639124e65dSGagandeep Singh &cgr_opts);
17649124e65dSGagandeep Singh if (ret) {
17659124e65dSGagandeep Singh DPAA_PMD_WARN(
17669124e65dSGagandeep Singh "rx taildrop init fail on rx fqid 0x%x(ret=%d)",
17679124e65dSGagandeep Singh fq->fqid, ret);
17689124e65dSGagandeep Singh goto without_cgr;
17699124e65dSGagandeep Singh }
17709124e65dSGagandeep Singh opts.we_mask |= QM_INITFQ_WE_CGID;
17719124e65dSGagandeep Singh opts.fqd.cgid = cgr_tx->cgrid;
17729124e65dSGagandeep Singh opts.fqd.fq_ctrl |= QM_FQCTRL_CGE;
17739124e65dSGagandeep Singh DPAA_PMD_DEBUG("Tx FQ tail drop enabled, threshold = %d\n",
17749124e65dSGagandeep Singh td_tx_threshold);
17759124e65dSGagandeep Singh }
17769124e65dSGagandeep Singh without_cgr:
177737f9b54bSShreyansh Jain ret = qman_init_fq(fq, QMAN_INITFQ_FLAG_SCHED, &opts);
177837f9b54bSShreyansh Jain if (ret)
17798d6fc8b6SHemant Agrawal DPAA_PMD_ERR("init tx fqid 0x%x failed %d", fq->fqid, ret);
178037f9b54bSShreyansh Jain return ret;
178137f9b54bSShreyansh Jain }
178237f9b54bSShreyansh Jain
178305ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
178405ba55bcSShreyansh Jain /* Initialise a DEBUG FQ ([rt]x_error, rx_default). */
dpaa_debug_queue_init(struct qman_fq * fq,uint32_t fqid)178505ba55bcSShreyansh Jain static int dpaa_debug_queue_init(struct qman_fq *fq, uint32_t fqid)
178605ba55bcSShreyansh Jain {
17878d804cf1SHemant Agrawal struct qm_mcc_initfq opts = {0};
178805ba55bcSShreyansh Jain int ret;
178905ba55bcSShreyansh Jain
179005ba55bcSShreyansh Jain PMD_INIT_FUNC_TRACE();
179105ba55bcSShreyansh Jain
179205ba55bcSShreyansh Jain ret = qman_reserve_fqid(fqid);
179305ba55bcSShreyansh Jain if (ret) {
179405ba55bcSShreyansh Jain DPAA_PMD_ERR("Reserve debug fqid %d failed with ret: %d",
179505ba55bcSShreyansh Jain fqid, ret);
179605ba55bcSShreyansh Jain return -EINVAL;
179705ba55bcSShreyansh Jain }
179805ba55bcSShreyansh Jain /* "map" this Rx FQ to one of the interfaces Tx FQID */
179905ba55bcSShreyansh Jain DPAA_PMD_DEBUG("Creating debug fq %p, fqid %d", fq, fqid);
180005ba55bcSShreyansh Jain ret = qman_create_fq(fqid, QMAN_FQ_FLAG_NO_ENQUEUE, fq);
180105ba55bcSShreyansh Jain if (ret) {
180205ba55bcSShreyansh Jain DPAA_PMD_ERR("create debug fqid %d failed with ret: %d",
180305ba55bcSShreyansh Jain fqid, ret);
180405ba55bcSShreyansh Jain return ret;
180505ba55bcSShreyansh Jain }
180605ba55bcSShreyansh Jain opts.we_mask = QM_INITFQ_WE_DESTWQ | QM_INITFQ_WE_FQCTRL;
180705ba55bcSShreyansh Jain opts.fqd.dest.wq = DPAA_IF_DEBUG_PRIORITY;
180805ba55bcSShreyansh Jain ret = qman_init_fq(fq, 0, &opts);
180905ba55bcSShreyansh Jain if (ret)
181005ba55bcSShreyansh Jain DPAA_PMD_ERR("init debug fqid %d failed with ret: %d",
181105ba55bcSShreyansh Jain fqid, ret);
181205ba55bcSShreyansh Jain return ret;
181305ba55bcSShreyansh Jain }
181405ba55bcSShreyansh Jain #endif
181505ba55bcSShreyansh Jain
1816ff9e112dSShreyansh Jain /* Initialise a network interface */
1817ff9e112dSShreyansh Jain static int
dpaa_dev_init_secondary(struct rte_eth_dev * eth_dev)18186b10d1f7SNipun Gupta dpaa_dev_init_secondary(struct rte_eth_dev *eth_dev)
18196b10d1f7SNipun Gupta {
18206b10d1f7SNipun Gupta struct rte_dpaa_device *dpaa_device;
18216b10d1f7SNipun Gupta struct fm_eth_port_cfg *cfg;
18226b10d1f7SNipun Gupta struct dpaa_if *dpaa_intf;
18236b10d1f7SNipun Gupta struct fman_if *fman_intf;
18246b10d1f7SNipun Gupta int dev_id;
18256b10d1f7SNipun Gupta
18266b10d1f7SNipun Gupta PMD_INIT_FUNC_TRACE();
18276b10d1f7SNipun Gupta
18286b10d1f7SNipun Gupta dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
18296b10d1f7SNipun Gupta dev_id = dpaa_device->id.dev_id;
18306b10d1f7SNipun Gupta cfg = dpaa_get_eth_port_cfg(dev_id);
18316b10d1f7SNipun Gupta fman_intf = cfg->fman_if;
18326b10d1f7SNipun Gupta eth_dev->process_private = fman_intf;
18336b10d1f7SNipun Gupta
18346b10d1f7SNipun Gupta /* Plugging of UCODE burst API not supported in Secondary */
18356b10d1f7SNipun Gupta dpaa_intf = eth_dev->data->dev_private;
18366b10d1f7SNipun Gupta eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
18376b10d1f7SNipun Gupta if (dpaa_intf->cgr_tx)
18386b10d1f7SNipun Gupta eth_dev->tx_pkt_burst = dpaa_eth_queue_tx_slow;
18396b10d1f7SNipun Gupta else
18406b10d1f7SNipun Gupta eth_dev->tx_pkt_burst = dpaa_eth_queue_tx;
18416b10d1f7SNipun Gupta #ifdef CONFIG_FSL_QMAN_FQ_LOOKUP
18426b10d1f7SNipun Gupta qman_set_fq_lookup_table(
18436b10d1f7SNipun Gupta dpaa_intf->rx_queues->qman_fq_lookup_table);
18446b10d1f7SNipun Gupta #endif
18456b10d1f7SNipun Gupta
18466b10d1f7SNipun Gupta return 0;
18476b10d1f7SNipun Gupta }
18486b10d1f7SNipun Gupta
18496b10d1f7SNipun Gupta /* Initialise a network interface */
18506b10d1f7SNipun Gupta static int
dpaa_dev_init(struct rte_eth_dev * eth_dev)1851ff9e112dSShreyansh Jain dpaa_dev_init(struct rte_eth_dev *eth_dev)
1852ff9e112dSShreyansh Jain {
1853af2828cfSAkhil Goyal int num_rx_fqs, fqid;
185437f9b54bSShreyansh Jain int loop, ret = 0;
1855ff9e112dSShreyansh Jain int dev_id;
1856ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_device;
1857ff9e112dSShreyansh Jain struct dpaa_if *dpaa_intf;
185837f9b54bSShreyansh Jain struct fm_eth_port_cfg *cfg;
185937f9b54bSShreyansh Jain struct fman_if *fman_intf;
186037f9b54bSShreyansh Jain struct fman_if_bpool *bp, *tmp_bp;
186162f53995SHemant Agrawal uint32_t cgrid[DPAA_MAX_NUM_PCD_QUEUES];
18629124e65dSGagandeep Singh uint32_t cgrid_tx[MAX_DPAA_CORES];
18634defbc8cSSachin Saxena uint32_t dev_rx_fqids[DPAA_MAX_NUM_PCD_QUEUES];
1864e4abd4ffSJun Yang int8_t dev_vspids[DPAA_MAX_NUM_PCD_QUEUES];
1865e4abd4ffSJun Yang int8_t vsp_id = -1;
1866ff9e112dSShreyansh Jain
1867ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE();
1868ff9e112dSShreyansh Jain
1869ff9e112dSShreyansh Jain dpaa_device = DEV_TO_DPAA_DEVICE(eth_dev->device);
1870ff9e112dSShreyansh Jain dev_id = dpaa_device->id.dev_id;
1871ff9e112dSShreyansh Jain dpaa_intf = eth_dev->data->dev_private;
1872051ae3afSHemant Agrawal cfg = dpaa_get_eth_port_cfg(dev_id);
187337f9b54bSShreyansh Jain fman_intf = cfg->fman_if;
1874ff9e112dSShreyansh Jain
1875ff9e112dSShreyansh Jain dpaa_intf->name = dpaa_device->name;
1876ff9e112dSShreyansh Jain
18777be78d02SJosh Soref /* save fman_if & cfg in the interface structure */
18786b10d1f7SNipun Gupta eth_dev->process_private = fman_intf;
1879ff9e112dSShreyansh Jain dpaa_intf->ifid = dev_id;
188037f9b54bSShreyansh Jain dpaa_intf->cfg = cfg;
1881ff9e112dSShreyansh Jain
18824defbc8cSSachin Saxena memset((char *)dev_rx_fqids, 0,
18834defbc8cSSachin Saxena sizeof(uint32_t) * DPAA_MAX_NUM_PCD_QUEUES);
18844defbc8cSSachin Saxena
1885e4abd4ffSJun Yang memset(dev_vspids, -1, DPAA_MAX_NUM_PCD_QUEUES);
1886e4abd4ffSJun Yang
188737f9b54bSShreyansh Jain /* Initialize Rx FQ's */
18888d6fc8b6SHemant Agrawal if (default_q) {
18898d6fc8b6SHemant Agrawal num_rx_fqs = DPAA_DEFAULT_NUM_PCD_QUEUES;
18904defbc8cSSachin Saxena } else if (fmc_q) {
1891f5fe3eedSJun Yang num_rx_fqs = dpaa_port_fmc_init(fman_intf, dev_rx_fqids,
1892f5fe3eedSJun Yang dev_vspids,
1893f5fe3eedSJun Yang DPAA_MAX_NUM_PCD_QUEUES);
1894f5fe3eedSJun Yang if (num_rx_fqs < 0) {
1895f5fe3eedSJun Yang DPAA_PMD_ERR("%s FMC initializes failed!",
1896f5fe3eedSJun Yang dpaa_intf->name);
1897f5fe3eedSJun Yang goto free_rx;
1898f5fe3eedSJun Yang }
1899f5fe3eedSJun Yang if (!num_rx_fqs) {
1900f5fe3eedSJun Yang DPAA_PMD_WARN("%s is not configured by FMC.",
1901f5fe3eedSJun Yang dpaa_intf->name);
1902f5fe3eedSJun Yang }
19038d6fc8b6SHemant Agrawal } else {
19044defbc8cSSachin Saxena /* FMCLESS mode, load balance to multiple cores.*/
19054defbc8cSSachin Saxena num_rx_fqs = rte_lcore_count();
19068d6fc8b6SHemant Agrawal }
19078d6fc8b6SHemant Agrawal
1908e4f931ccSHemant Agrawal /* Each device can not have more than DPAA_MAX_NUM_PCD_QUEUES RX
190937f9b54bSShreyansh Jain * queues.
191037f9b54bSShreyansh Jain */
19114defbc8cSSachin Saxena if (num_rx_fqs < 0 || num_rx_fqs > DPAA_MAX_NUM_PCD_QUEUES) {
191237f9b54bSShreyansh Jain DPAA_PMD_ERR("Invalid number of RX queues\n");
191337f9b54bSShreyansh Jain return -EINVAL;
191437f9b54bSShreyansh Jain }
191537f9b54bSShreyansh Jain
19164defbc8cSSachin Saxena if (num_rx_fqs > 0) {
191737f9b54bSShreyansh Jain dpaa_intf->rx_queues = rte_zmalloc(NULL,
191837f9b54bSShreyansh Jain sizeof(struct qman_fq) * num_rx_fqs, MAX_CACHELINE);
19190ff76833SYong Wang if (!dpaa_intf->rx_queues) {
19200ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for RX queues\n");
19210ff76833SYong Wang return -ENOMEM;
19220ff76833SYong Wang }
19234defbc8cSSachin Saxena } else {
19244defbc8cSSachin Saxena dpaa_intf->rx_queues = NULL;
19254defbc8cSSachin Saxena }
192662f53995SHemant Agrawal
19279124e65dSGagandeep Singh memset(cgrid, 0, sizeof(cgrid));
19289124e65dSGagandeep Singh memset(cgrid_tx, 0, sizeof(cgrid_tx));
19299124e65dSGagandeep Singh
19309124e65dSGagandeep Singh /* if DPAA_TX_TAILDROP_THRESHOLD is set, use that value; if 0, it means
19319124e65dSGagandeep Singh * Tx tail drop is disabled.
19329124e65dSGagandeep Singh */
19339124e65dSGagandeep Singh if (getenv("DPAA_TX_TAILDROP_THRESHOLD")) {
19349124e65dSGagandeep Singh td_tx_threshold = atoi(getenv("DPAA_TX_TAILDROP_THRESHOLD"));
19359124e65dSGagandeep Singh DPAA_PMD_DEBUG("Tail drop threshold env configured: %u",
19369124e65dSGagandeep Singh td_tx_threshold);
19379124e65dSGagandeep Singh /* if a very large value is being configured */
19389124e65dSGagandeep Singh if (td_tx_threshold > UINT16_MAX)
19399124e65dSGagandeep Singh td_tx_threshold = CGR_RX_PERFQ_THRESH;
19409124e65dSGagandeep Singh }
19419124e65dSGagandeep Singh
194262f53995SHemant Agrawal /* If congestion control is enabled globally*/
19434defbc8cSSachin Saxena if (num_rx_fqs > 0 && td_threshold) {
194462f53995SHemant Agrawal dpaa_intf->cgr_rx = rte_zmalloc(NULL,
194562f53995SHemant Agrawal sizeof(struct qman_cgr) * num_rx_fqs, MAX_CACHELINE);
19460ff76833SYong Wang if (!dpaa_intf->cgr_rx) {
19470ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for cgr_rx\n");
19480ff76833SYong Wang ret = -ENOMEM;
19490ff76833SYong Wang goto free_rx;
19500ff76833SYong Wang }
195162f53995SHemant Agrawal
195262f53995SHemant Agrawal ret = qman_alloc_cgrid_range(&cgrid[0], num_rx_fqs, 1, 0);
195362f53995SHemant Agrawal if (ret != num_rx_fqs) {
195462f53995SHemant Agrawal DPAA_PMD_WARN("insufficient CGRIDs available");
19550ff76833SYong Wang ret = -EINVAL;
19560ff76833SYong Wang goto free_rx;
195762f53995SHemant Agrawal }
195862f53995SHemant Agrawal } else {
195962f53995SHemant Agrawal dpaa_intf->cgr_rx = NULL;
196062f53995SHemant Agrawal }
196162f53995SHemant Agrawal
19624defbc8cSSachin Saxena if (!fmc_q && !default_q) {
19634defbc8cSSachin Saxena ret = qman_alloc_fqid_range(dev_rx_fqids, num_rx_fqs,
19644defbc8cSSachin Saxena num_rx_fqs, 0);
19654defbc8cSSachin Saxena if (ret < 0) {
19664defbc8cSSachin Saxena DPAA_PMD_ERR("Failed to alloc rx fqid's\n");
19674defbc8cSSachin Saxena goto free_rx;
19684defbc8cSSachin Saxena }
19694defbc8cSSachin Saxena }
19704defbc8cSSachin Saxena
197137f9b54bSShreyansh Jain for (loop = 0; loop < num_rx_fqs; loop++) {
19728d6fc8b6SHemant Agrawal if (default_q)
19738d6fc8b6SHemant Agrawal fqid = cfg->rx_def;
19748d6fc8b6SHemant Agrawal else
19754defbc8cSSachin Saxena fqid = dev_rx_fqids[loop];
197662f53995SHemant Agrawal
1977e4abd4ffSJun Yang vsp_id = dev_vspids[loop];
1978e4abd4ffSJun Yang
197962f53995SHemant Agrawal if (dpaa_intf->cgr_rx)
198062f53995SHemant Agrawal dpaa_intf->cgr_rx[loop].cgrid = cgrid[loop];
198162f53995SHemant Agrawal
198262f53995SHemant Agrawal ret = dpaa_rx_queue_init(&dpaa_intf->rx_queues[loop],
198362f53995SHemant Agrawal dpaa_intf->cgr_rx ? &dpaa_intf->cgr_rx[loop] : NULL,
198462f53995SHemant Agrawal fqid);
198537f9b54bSShreyansh Jain if (ret)
19860ff76833SYong Wang goto free_rx;
1987e4abd4ffSJun Yang dpaa_intf->rx_queues[loop].vsp_id = vsp_id;
198837f9b54bSShreyansh Jain dpaa_intf->rx_queues[loop].dpaa_intf = dpaa_intf;
198937f9b54bSShreyansh Jain }
199037f9b54bSShreyansh Jain dpaa_intf->nb_rx_queues = num_rx_fqs;
199137f9b54bSShreyansh Jain
19920ff76833SYong Wang /* Initialise Tx FQs.free_rx Have as many Tx FQ's as number of cores */
199337f9b54bSShreyansh Jain dpaa_intf->tx_queues = rte_zmalloc(NULL, sizeof(struct qman_fq) *
1994af2828cfSAkhil Goyal MAX_DPAA_CORES, MAX_CACHELINE);
19950ff76833SYong Wang if (!dpaa_intf->tx_queues) {
19960ff76833SYong Wang DPAA_PMD_ERR("Failed to alloc mem for TX queues\n");
19970ff76833SYong Wang ret = -ENOMEM;
19980ff76833SYong Wang goto free_rx;
19990ff76833SYong Wang }
200037f9b54bSShreyansh Jain
20019124e65dSGagandeep Singh /* If congestion control is enabled globally*/
20029124e65dSGagandeep Singh if (td_tx_threshold) {
20039124e65dSGagandeep Singh dpaa_intf->cgr_tx = rte_zmalloc(NULL,
20049124e65dSGagandeep Singh sizeof(struct qman_cgr) * MAX_DPAA_CORES,
20059124e65dSGagandeep Singh MAX_CACHELINE);
20069124e65dSGagandeep Singh if (!dpaa_intf->cgr_tx) {
20079124e65dSGagandeep Singh DPAA_PMD_ERR("Failed to alloc mem for cgr_tx\n");
20089124e65dSGagandeep Singh ret = -ENOMEM;
20099124e65dSGagandeep Singh goto free_rx;
20109124e65dSGagandeep Singh }
20119124e65dSGagandeep Singh
20129124e65dSGagandeep Singh ret = qman_alloc_cgrid_range(&cgrid_tx[0], MAX_DPAA_CORES,
20139124e65dSGagandeep Singh 1, 0);
20149124e65dSGagandeep Singh if (ret != MAX_DPAA_CORES) {
20159124e65dSGagandeep Singh DPAA_PMD_WARN("insufficient CGRIDs available");
20169124e65dSGagandeep Singh ret = -EINVAL;
20179124e65dSGagandeep Singh goto free_rx;
20189124e65dSGagandeep Singh }
20199124e65dSGagandeep Singh } else {
20209124e65dSGagandeep Singh dpaa_intf->cgr_tx = NULL;
20219124e65dSGagandeep Singh }
20229124e65dSGagandeep Singh
20239124e65dSGagandeep Singh
2024af2828cfSAkhil Goyal for (loop = 0; loop < MAX_DPAA_CORES; loop++) {
20259124e65dSGagandeep Singh if (dpaa_intf->cgr_tx)
20269124e65dSGagandeep Singh dpaa_intf->cgr_tx[loop].cgrid = cgrid_tx[loop];
20279124e65dSGagandeep Singh
202837f9b54bSShreyansh Jain ret = dpaa_tx_queue_init(&dpaa_intf->tx_queues[loop],
20299124e65dSGagandeep Singh fman_intf,
20309124e65dSGagandeep Singh dpaa_intf->cgr_tx ? &dpaa_intf->cgr_tx[loop] : NULL);
203137f9b54bSShreyansh Jain if (ret)
20320ff76833SYong Wang goto free_tx;
203337f9b54bSShreyansh Jain dpaa_intf->tx_queues[loop].dpaa_intf = dpaa_intf;
203437f9b54bSShreyansh Jain }
2035af2828cfSAkhil Goyal dpaa_intf->nb_tx_queues = MAX_DPAA_CORES;
203637f9b54bSShreyansh Jain
203705ba55bcSShreyansh Jain #ifdef RTE_LIBRTE_DPAA_DEBUG_DRIVER
203877393f56SSachin Saxena ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
203977393f56SSachin Saxena [DPAA_DEBUG_FQ_RX_ERROR], fman_intf->fqid_rx_err);
204077393f56SSachin Saxena if (ret) {
204177393f56SSachin Saxena DPAA_PMD_ERR("DPAA RX ERROR queue init failed!");
204277393f56SSachin Saxena goto free_tx;
204377393f56SSachin Saxena }
204405ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_RX_ERROR].dpaa_intf = dpaa_intf;
204577393f56SSachin Saxena ret = dpaa_debug_queue_init(&dpaa_intf->debug_queues
204677393f56SSachin Saxena [DPAA_DEBUG_FQ_TX_ERROR], fman_intf->fqid_tx_err);
204777393f56SSachin Saxena if (ret) {
204877393f56SSachin Saxena DPAA_PMD_ERR("DPAA TX ERROR queue init failed!");
204977393f56SSachin Saxena goto free_tx;
205077393f56SSachin Saxena }
205105ba55bcSShreyansh Jain dpaa_intf->debug_queues[DPAA_DEBUG_FQ_TX_ERROR].dpaa_intf = dpaa_intf;
205205ba55bcSShreyansh Jain #endif
205305ba55bcSShreyansh Jain
205437f9b54bSShreyansh Jain DPAA_PMD_DEBUG("All frame queues created");
205537f9b54bSShreyansh Jain
205612a4678aSShreyansh Jain /* Get the initial configuration for flow control */
20576b10d1f7SNipun Gupta dpaa_fc_set_default(dpaa_intf, fman_intf);
205812a4678aSShreyansh Jain
205937f9b54bSShreyansh Jain /* reset bpool list, initialize bpool dynamically */
206037f9b54bSShreyansh Jain list_for_each_entry_safe(bp, tmp_bp, &cfg->fman_if->bpool_list, node) {
206137f9b54bSShreyansh Jain list_del(&bp->node);
20624762b3d4SHemant Agrawal rte_free(bp);
206337f9b54bSShreyansh Jain }
206437f9b54bSShreyansh Jain
206537f9b54bSShreyansh Jain /* Populate ethdev structure */
2066ff9e112dSShreyansh Jain eth_dev->dev_ops = &dpaa_devops;
2067cbfc6111SFerruh Yigit eth_dev->rx_queue_count = dpaa_dev_rx_queue_count;
206837f9b54bSShreyansh Jain eth_dev->rx_pkt_burst = dpaa_eth_queue_rx;
206937f9b54bSShreyansh Jain eth_dev->tx_pkt_burst = dpaa_eth_tx_drop_all;
207037f9b54bSShreyansh Jain
207137f9b54bSShreyansh Jain /* Allocate memory for storing MAC addresses */
207237f9b54bSShreyansh Jain eth_dev->data->mac_addrs = rte_zmalloc("mac_addr",
207335b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER, 0);
207437f9b54bSShreyansh Jain if (eth_dev->data->mac_addrs == NULL) {
207537f9b54bSShreyansh Jain DPAA_PMD_ERR("Failed to allocate %d bytes needed to "
207637f9b54bSShreyansh Jain "store MAC addresses",
207735b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * DPAA_MAX_MAC_FILTER);
20780ff76833SYong Wang ret = -ENOMEM;
20790ff76833SYong Wang goto free_tx;
208037f9b54bSShreyansh Jain }
208137f9b54bSShreyansh Jain
208237f9b54bSShreyansh Jain /* copy the primary mac address */
2083538da7a1SOlivier Matz rte_ether_addr_copy(&fman_intf->mac_addr, ð_dev->data->mac_addrs[0]);
208437f9b54bSShreyansh Jain
2085c2c4f87bSAman Deep Singh RTE_LOG(INFO, PMD, "net: dpaa: %s: " RTE_ETHER_ADDR_PRT_FMT "\n",
2086a7db3afcSAman Deep Singh dpaa_device->name, RTE_ETHER_ADDR_BYTES(&fman_intf->mac_addr));
20874defbc8cSSachin Saxena
2088133332f0SRadu Bulie if (!fman_intf->is_shared_mac) {
208995d226f0SNipun Gupta /* Configure error packet handling */
209077393f56SSachin Saxena fman_if_receive_rx_errors(fman_intf,
209177393f56SSachin Saxena FM_FD_RX_STATUS_ERR_MASK);
209295d226f0SNipun Gupta /* Disable RX mode */
209337f9b54bSShreyansh Jain fman_if_disable_rx(fman_intf);
209437f9b54bSShreyansh Jain /* Disable promiscuous mode */
209537f9b54bSShreyansh Jain fman_if_promiscuous_disable(fman_intf);
209637f9b54bSShreyansh Jain /* Disable multicast */
209737f9b54bSShreyansh Jain fman_if_reset_mcast_filter_table(fman_intf);
209837f9b54bSShreyansh Jain /* Reset interface statistics */
209937f9b54bSShreyansh Jain fman_if_stats_reset(fman_intf);
210055576ac2SHemant Agrawal /* Disable SG by default */
210155576ac2SHemant Agrawal fman_if_set_sg(fman_intf, 0);
2102133332f0SRadu Bulie fman_if_set_maxfrm(fman_intf,
2103133332f0SRadu Bulie RTE_ETHER_MAX_LEN + VLAN_TAG_SIZE);
2104133332f0SRadu Bulie }
2105ff9e112dSShreyansh Jain
2106ff9e112dSShreyansh Jain return 0;
21070ff76833SYong Wang
21080ff76833SYong Wang free_tx:
21090ff76833SYong Wang rte_free(dpaa_intf->tx_queues);
21100ff76833SYong Wang dpaa_intf->tx_queues = NULL;
21110ff76833SYong Wang dpaa_intf->nb_tx_queues = 0;
21120ff76833SYong Wang
21130ff76833SYong Wang free_rx:
21140ff76833SYong Wang rte_free(dpaa_intf->cgr_rx);
21159124e65dSGagandeep Singh rte_free(dpaa_intf->cgr_tx);
21160ff76833SYong Wang rte_free(dpaa_intf->rx_queues);
21170ff76833SYong Wang dpaa_intf->rx_queues = NULL;
21180ff76833SYong Wang dpaa_intf->nb_rx_queues = 0;
21190ff76833SYong Wang return ret;
2120ff9e112dSShreyansh Jain }
2121ff9e112dSShreyansh Jain
2122ff9e112dSShreyansh Jain static int
rte_dpaa_probe(struct rte_dpaa_driver * dpaa_drv,struct rte_dpaa_device * dpaa_dev)21234defbc8cSSachin Saxena rte_dpaa_probe(struct rte_dpaa_driver *dpaa_drv,
2124ff9e112dSShreyansh Jain struct rte_dpaa_device *dpaa_dev)
2125ff9e112dSShreyansh Jain {
2126ff9e112dSShreyansh Jain int diag;
2127ff9e112dSShreyansh Jain int ret;
2128ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev;
2129ff9e112dSShreyansh Jain
2130ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE();
2131ff9e112dSShreyansh Jain
213247854c18SHemant Agrawal if ((DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE) >
213347854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM) {
213447854c18SHemant Agrawal DPAA_PMD_ERR(
213547854c18SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA Annotation req(%d)",
213647854c18SHemant Agrawal RTE_PKTMBUF_HEADROOM,
213747854c18SHemant Agrawal DPAA_MBUF_HW_ANNOTATION + DPAA_FD_PTA_SIZE);
213847854c18SHemant Agrawal
213947854c18SHemant Agrawal return -1;
214047854c18SHemant Agrawal }
214147854c18SHemant Agrawal
2142ff9e112dSShreyansh Jain /* In case of secondary process, the device is already configured
2143ff9e112dSShreyansh Jain * and no further action is required, except portal initialization
2144ff9e112dSShreyansh Jain * and verifying secondary attachment to port name.
2145ff9e112dSShreyansh Jain */
2146ff9e112dSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2147ff9e112dSShreyansh Jain eth_dev = rte_eth_dev_attach_secondary(dpaa_dev->name);
2148ff9e112dSShreyansh Jain if (!eth_dev)
2149ff9e112dSShreyansh Jain return -ENOMEM;
2150d1c3ab22SFerruh Yigit eth_dev->device = &dpaa_dev->device;
2151d1c3ab22SFerruh Yigit eth_dev->dev_ops = &dpaa_devops;
21526b10d1f7SNipun Gupta
21536b10d1f7SNipun Gupta ret = dpaa_dev_init_secondary(eth_dev);
21546b10d1f7SNipun Gupta if (ret != 0) {
21556b10d1f7SNipun Gupta RTE_LOG(ERR, PMD, "secondary dev init failed\n");
21566b10d1f7SNipun Gupta return ret;
21576b10d1f7SNipun Gupta }
21586b10d1f7SNipun Gupta
2159fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev);
2160ff9e112dSShreyansh Jain return 0;
2161ff9e112dSShreyansh Jain }
2162ff9e112dSShreyansh Jain
2163af2828cfSAkhil Goyal if (!is_global_init && (rte_eal_process_type() == RTE_PROC_PRIMARY)) {
21648d6fc8b6SHemant Agrawal if (access("/tmp/fmc.bin", F_OK) == -1) {
2165b7c7ff6eSStephen Hemminger DPAA_PMD_INFO("* FMC not configured.Enabling default mode");
21668d6fc8b6SHemant Agrawal default_q = 1;
21678d6fc8b6SHemant Agrawal }
21688d6fc8b6SHemant Agrawal
21694defbc8cSSachin Saxena if (!(default_q || fmc_q)) {
21704defbc8cSSachin Saxena if (dpaa_fm_init()) {
21714defbc8cSSachin Saxena DPAA_PMD_ERR("FM init failed\n");
21724defbc8cSSachin Saxena return -1;
21734defbc8cSSachin Saxena }
21744defbc8cSSachin Saxena }
21754defbc8cSSachin Saxena
2176e507498dSHemant Agrawal /* disabling the default push mode for LS1043 */
2177e507498dSHemant Agrawal if (dpaa_svr_family == SVR_LS1043A_FAMILY)
2178e507498dSHemant Agrawal dpaa_push_mode_max_queue = 0;
2179e507498dSHemant Agrawal
21807be78d02SJosh Soref /* if push mode queues to be enabled. Currently we are allowing
2181e507498dSHemant Agrawal * only one queue per thread.
2182e507498dSHemant Agrawal */
2183e507498dSHemant Agrawal if (getenv("DPAA_PUSH_QUEUES_NUMBER")) {
2184e507498dSHemant Agrawal dpaa_push_mode_max_queue =
2185e507498dSHemant Agrawal atoi(getenv("DPAA_PUSH_QUEUES_NUMBER"));
2186e507498dSHemant Agrawal if (dpaa_push_mode_max_queue > DPAA_MAX_PUSH_MODE_QUEUE)
2187e507498dSHemant Agrawal dpaa_push_mode_max_queue = DPAA_MAX_PUSH_MODE_QUEUE;
2188e507498dSHemant Agrawal }
2189e507498dSHemant Agrawal
2190ff9e112dSShreyansh Jain is_global_init = 1;
2191ff9e112dSShreyansh Jain }
2192ff9e112dSShreyansh Jain
2193e5872221SRohit Raj if (unlikely(!DPAA_PER_LCORE_PORTAL)) {
2194ff9e112dSShreyansh Jain ret = rte_dpaa_portal_init((void *)1);
2195ff9e112dSShreyansh Jain if (ret) {
2196ff9e112dSShreyansh Jain DPAA_PMD_ERR("Unable to initialize portal");
2197ff9e112dSShreyansh Jain return ret;
2198ff9e112dSShreyansh Jain }
21995d944582SNipun Gupta }
2200ff9e112dSShreyansh Jain
22016b10d1f7SNipun Gupta eth_dev = rte_eth_dev_allocate(dpaa_dev->name);
2202af2828cfSAkhil Goyal if (!eth_dev)
2203af2828cfSAkhil Goyal return -ENOMEM;
2204ff9e112dSShreyansh Jain
22056b10d1f7SNipun Gupta eth_dev->data->dev_private =
22066b10d1f7SNipun Gupta rte_zmalloc("ethdev private structure",
2207ff9e112dSShreyansh Jain sizeof(struct dpaa_if),
2208ff9e112dSShreyansh Jain RTE_CACHE_LINE_SIZE);
2209ff9e112dSShreyansh Jain if (!eth_dev->data->dev_private) {
2210ff9e112dSShreyansh Jain DPAA_PMD_ERR("Cannot allocate memzone for port data");
2211ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev);
2212ff9e112dSShreyansh Jain return -ENOMEM;
2213ff9e112dSShreyansh Jain }
22146b10d1f7SNipun Gupta
2215ff9e112dSShreyansh Jain eth_dev->device = &dpaa_dev->device;
2216ff9e112dSShreyansh Jain dpaa_dev->eth_dev = eth_dev;
2217ff9e112dSShreyansh Jain
22189124e65dSGagandeep Singh qman_ern_register_cb(dpaa_free_mbuf);
22199124e65dSGagandeep Singh
22202aa10990SRohit Raj if (dpaa_drv->drv_flags & RTE_DPAA_DRV_INTR_LSC)
22212aa10990SRohit Raj eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
22222aa10990SRohit Raj
2223ff9e112dSShreyansh Jain /* Invoke PMD device initialization function */
2224ff9e112dSShreyansh Jain diag = dpaa_dev_init(eth_dev);
2225fbe90cddSThomas Monjalon if (diag == 0) {
2226fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev);
2227ff9e112dSShreyansh Jain return 0;
2228fbe90cddSThomas Monjalon }
2229ff9e112dSShreyansh Jain
2230ff9e112dSShreyansh Jain rte_eth_dev_release_port(eth_dev);
2231ff9e112dSShreyansh Jain return diag;
2232ff9e112dSShreyansh Jain }
2233ff9e112dSShreyansh Jain
2234ff9e112dSShreyansh Jain static int
rte_dpaa_remove(struct rte_dpaa_device * dpaa_dev)2235ff9e112dSShreyansh Jain rte_dpaa_remove(struct rte_dpaa_device *dpaa_dev)
2236ff9e112dSShreyansh Jain {
2237ff9e112dSShreyansh Jain struct rte_eth_dev *eth_dev;
22382defb114SSachin Saxena int ret;
2239ff9e112dSShreyansh Jain
2240ff9e112dSShreyansh Jain PMD_INIT_FUNC_TRACE();
2241ff9e112dSShreyansh Jain
2242ff9e112dSShreyansh Jain eth_dev = dpaa_dev->eth_dev;
22432defb114SSachin Saxena dpaa_eth_dev_close(eth_dev);
22442defb114SSachin Saxena ret = rte_eth_dev_release_port(eth_dev);
2245ff9e112dSShreyansh Jain
22462defb114SSachin Saxena return ret;
2247ff9e112dSShreyansh Jain }
2248ff9e112dSShreyansh Jain
dpaa_finish(void)22494defbc8cSSachin Saxena static void __attribute__((destructor(102))) dpaa_finish(void)
22504defbc8cSSachin Saxena {
22514defbc8cSSachin Saxena /* For secondary, primary will do all the cleanup */
22524defbc8cSSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY)
22534defbc8cSSachin Saxena return;
22544defbc8cSSachin Saxena
22554defbc8cSSachin Saxena if (!(default_q || fmc_q)) {
22564defbc8cSSachin Saxena unsigned int i;
22574defbc8cSSachin Saxena
22584defbc8cSSachin Saxena for (i = 0; i < RTE_MAX_ETHPORTS; i++) {
22594defbc8cSSachin Saxena if (rte_eth_devices[i].dev_ops == &dpaa_devops) {
22604defbc8cSSachin Saxena struct rte_eth_dev *dev = &rte_eth_devices[i];
22614defbc8cSSachin Saxena struct dpaa_if *dpaa_intf =
22624defbc8cSSachin Saxena dev->data->dev_private;
22634defbc8cSSachin Saxena struct fman_if *fif =
22644defbc8cSSachin Saxena dev->process_private;
22654defbc8cSSachin Saxena if (dpaa_intf->port_handle)
22664defbc8cSSachin Saxena if (dpaa_fm_deconfig(dpaa_intf, fif))
22674defbc8cSSachin Saxena DPAA_PMD_WARN("DPAA FM "
22684defbc8cSSachin Saxena "deconfig failed\n");
2269e4abd4ffSJun Yang if (fif->num_profiles) {
2270e4abd4ffSJun Yang if (dpaa_port_vsp_cleanup(dpaa_intf,
2271e4abd4ffSJun Yang fif))
2272e4abd4ffSJun Yang DPAA_PMD_WARN("DPAA FM vsp cleanup failed\n");
2273e4abd4ffSJun Yang }
22744defbc8cSSachin Saxena }
22754defbc8cSSachin Saxena }
22764defbc8cSSachin Saxena if (is_global_init)
22774defbc8cSSachin Saxena if (dpaa_fm_term())
22784defbc8cSSachin Saxena DPAA_PMD_WARN("DPAA FM term failed\n");
22794defbc8cSSachin Saxena
22804defbc8cSSachin Saxena is_global_init = 0;
22814defbc8cSSachin Saxena
22824defbc8cSSachin Saxena DPAA_PMD_INFO("DPAA fman cleaned up");
22834defbc8cSSachin Saxena }
22844defbc8cSSachin Saxena }
22854defbc8cSSachin Saxena
2286ff9e112dSShreyansh Jain static struct rte_dpaa_driver rte_dpaa_pmd = {
22872aa10990SRohit Raj .drv_flags = RTE_DPAA_DRV_INTR_LSC,
2288ff9e112dSShreyansh Jain .drv_type = FSL_DPAA_ETH,
2289ff9e112dSShreyansh Jain .probe = rte_dpaa_probe,
2290ff9e112dSShreyansh Jain .remove = rte_dpaa_remove,
2291ff9e112dSShreyansh Jain };
2292ff9e112dSShreyansh Jain
2293ff9e112dSShreyansh Jain RTE_PMD_REGISTER_DPAA(net_dpaa, rte_dpaa_pmd);
2294eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(dpaa_logtype_pmd, NOTICE);
2295