| /f-stack/freebsd/arm64/qoriq/clk/ |
| H A D | lx2160a_clkgen.c | 51 #define PLL(_id1, _id2, cname, o, d) \ macro 69 PLL(QORIQ_TYPE_PLATFORM_PLL, 0, "platform_pll", 0x60080, plt_divs); 71 PLL(QORIQ_TYPE_INTERNAL, 0, "cga_pll1", 0x80, cga_divs); 73 PLL(QORIQ_TYPE_INTERNAL, 0, "cga_pll2", 0xA0, cga_divs); 75 PLL(QORIQ_TYPE_INTERNAL, 0, "cgb_pll1", 0x10080, cgb_divs); 77 PLL(QORIQ_TYPE_INTERNAL, 0, "cgb_pll2", 0x100A0, cgb_divs); 89 {PLL(QORIQ_TYPE_INTERNAL, 0, "cga_pll1", 0x80, cg_divs)}, 91 {PLL(QORIQ_TYPE_INTERNAL, 0, "cga_pll2", 0xA0, cg_divs)}, 93 {PLL(QORIQ_TYPE_INTERNAL, 0, "cgb_pll1", 0x10080, cg_divs)}, 95 {PLL(QORIQ_TYPE_INTERNAL, 0, "cgb_pll2", 0x100A0, cg_divs)},
|
| /f-stack/freebsd/contrib/device-tree/Bindings/clock/ |
| H A D | qcom,a53pll.yaml | 7 title: Qualcomm A53 PLL Binding 13 The A53 PLL on few Qualcomm platforms is the main CPU PLL used used for 44 #Example 1 - A53 PLL found on MSM8916 devices 51 #Example 2 - A53 PLL found on IPQ6018 devices
|
| H A D | brcm,iproc-clocks.txt | 8 LCPLL0, MIPIPLL, and etc., all derived from an onboard crystal. Each PLL 11 Required properties for a PLL and its leaf clocks: 18 Have a value of <1> since there are more than 1 leaf clock of a given PLL 22 clock control registers required for the PLL 89 PLL and leaf clock compatible strings for Cygnus are: 97 The following table defines the set of PLL/clock index and ID for Cygnus. 142 PLL and leaf clock compatible strings for Hurricane 2 are: 145 The following table defines the set of PLL/clock for Hurricane 2: 186 PLL and leaf clock compatible strings for Northstar 2 are: 234 PLL and leaf clock compatible strings for BCM63138 are: [all …]
|
| H A D | xgene.txt | 9 "apm,xgene-socpll-clock" - for a X-Gene SoC PLL clock 10 "apm,xgene-pcppll-clock" - for a X-Gene PCP PLL clock 13 "apm,xgene-socpll-v2-clock" - for a X-Gene SoC PLL v2 clock 14 "apm,xgene-pcppll-v2-clock" - for a X-Gene PCP PLL v2 clock 16 Required properties for SoC or PCP PLL clocks: 17 - reg : shall be the physical PLL register address for the pll clock. 21 - clock-output-names : shall be the name of the PLL referenced by derive 23 Optional properties for PLL clocks: 24 - clock-names : shall be the name of the PLL. If missing, use the device name. 32 Optional properties for PLL clocks:
|
| H A D | qcom,msm8996-apcc.yaml | 29 - description: Primary PLL clock for power cluster (little) 30 - description: Primary PLL clock for perf cluster (big) 31 - description: Alternate PLL clock for power cluster (little) 32 - description: Alternate PLL clock for perf cluster (big)
|
| H A D | dove-divider-clock.txt | 1 PLL divider based Dove clocks 3 Marvell Dove has a 2GHz PLL, which feeds into a set of dividers to provide 18 - reg : shall be the register address of the Core PLL and Clock Divider 20 Core PLL and Clock Divider Control 1 register. Thus, it will have
|
| H A D | baikal,bt1-ccu-pll.yaml | 8 title: Baikal-T1 Clock Control Unit PLL 52 with an interface wrapper (so called safe PLL' clocks switcher) to simplify 53 the PLL configuration procedure. The PLLs work as depicted on the next 71 divider, NF - PLL clock multiplier, OD - VCO output clock divider, CLKOUT - 72 output clock, BWADJ is the PLL bandwidth adjustment parameter. At this moment 73 the binding supports the PLL dividers configuration in accordance with a 81 The CCU PLL dts-node uses the common clock bindings with no custom 83 'include/dt-bindings/clock/bt1-ccu.h'. Since CCU PLL is a part of the 113 # Clock Control Unit PLL node:
|
| H A D | ti,cdce925.txt | 16 - "ti,cdce913": 1-PLL, 3 Outputs 17 - "ti,cdce925": 2-PLL, 5 Outputs 18 - "ti,cdce937": 3-PLL, 7 Outputs 19 - "ti,cdce949": 4-PLL, 9 Outputs 48 /* PLL options to get SSC 1% centered */
|
| H A D | fsl,plldig.yaml | 14 interface in the display core, as implemented in TSMC CLN28HPM PLL. 31 description: Optional for VCO frequency of the PLL in Hertz. The VCO frequency 32 of this PLL cannot be changed during runtime only at startup. Therefore, 35 its own desired VCO frequency for the PLL.
|
| H A D | axs10x-i2s-pll-clock.txt | 1 Binding for the AXS10X I2S PLL clock 9 - reg : address and length of the I2S PLL register set. 10 - clocks: shall be the input parent clock phandle for the PLL.
|
| H A D | vt8500.txt | 9 "via,vt8500-pll-clock" - for a VT8500/WM8505 PLL clock 10 "wm,wm8650-pll-clock" - for a WM8650 PLL clock 11 "wm,wm8750-pll-clock" - for a WM8750 PLL clock 12 "wm,wm8850-pll-clock" - for a WM8850 PLL clock 15 Required properties for PLL clocks:
|
| H A D | snps,pll-clock.txt | 1 Binding for the AXS10X Generic PLL clock 11 - reg: should always contain 2 pairs address - length: first for PLL config 13 - clocks: shall be the input parent clock phandle for the PLL.
|
| H A D | allwinner,sun6i-a31-pll6-clk.yaml | 7 title: Allwinner A31 Peripheral PLL Device Tree Bindings 19 The first output is the regular PLL output, the second is a PLL
|
| H A D | allwinner,sun4i-a10-pll6-clk.yaml | 7 title: Allwinner A10 Peripheral PLL Device Tree Bindings 20 regular PLL output, the third is a PLL output at twice the rate.
|
| H A D | qcom,mmcc.yaml | 32 - description: Global PLL 0 clock 37 - description: HDMI phy PLL clock 38 - description: DisplayPort phy PLL vco clock 39 - description: DisplayPort phy PLL link clock
|
| H A D | qoriq-clock.txt | 5 multiple phase locked loops (PLL) to create a variety of frequencies 69 platform PLL. 116 * "fsl,qoriq-core-pll-1.0" for core PLL clocks (v1.0) 117 * "fsl,qoriq-core-pll-2.0" for core PLL clocks (v2.0) 124 * "fsl,qoriq-platform-pll-1.0" for the platform PLL clock (v1.0) 125 * "fsl,qoriq-platform-pll-2.0" for the platform PLL clock (v2.0) 131 * 0 - equal to the PLL frequency 132 * 1 - equal to the PLL frequency divided by 2 133 * 2 - equal to the PLL frequency divided by 4
|
| H A D | baikal,bt1-ccu-div.yaml | 96 - description: CCU SATA PLL output clock 97 - description: CCU PCIe PLL output clock 98 - description: CCU Ethernet PLL output clock 111 - description: CCU SATA PLL output clock 112 - description: CCU PCIe PLL output clock 113 - description: CCU Ethernet PLL output clock 178 # Required Clock Control Unit PLL node:
|
| H A D | keystone-pll.txt | 3 Binding for keystone PLLs. The main PLL IP typically has a multiplier, 4 a divider and a post divider. The additional PLL IPs like ARMPLL, DDRPLL 6 PLL is controlled by a PLL controller registers along with memory mapped
|
| /f-stack/freebsd/contrib/device-tree/Bindings/clock/ti/davinci/ |
| H A D | pll.txt | 1 Binding for TI DaVinci PLL Controllers 3 The PLL provides clocks to most of the components on the SoC. In addition 4 to the PLL itself, this controller also contains bypasses, gates, dividers, 26 Describes the main PLL clock output (before POSTDIV). The node name must 41 Describes the AUXCLK output of the PLL. The node name must be "auxclk". 48 Describes the OBSCLK output of the PLL. The node name must be "obsclk".
|
| /f-stack/freebsd/contrib/device-tree/Bindings/sound/ |
| H A D | tas2552.txt | 19 internal 1.8MHz. This CLKIN is used by the PLL. In addition to PLL, the PDM 20 reference clock is also selectable: PLL, IVCLKIN, BCLK or MCLK. 22 defined values to select and configure the PLL and PDM reference clocks.
|
| H A D | brcm,cygnus-audio.txt | 12 - clocks: PLL and leaf clocks used by audio ports 13 - assigned-clocks: PLL and leaf clocks 15 (usually the PLL)
|
| /f-stack/freebsd/contrib/device-tree/Bindings/phy/ |
| H A D | phy-stm32-usbphyc.txt | 6 PLL configuration. 9 |_ PLL 25 - clocks: phandle + clock specifier for the PLL phy clock 30 - assigned-clocks: phandle + clock specifier for the PLL phy clock 31 - assigned-clock-parents: the PLL phy clock parent
|
| /f-stack/freebsd/contrib/device-tree/Bindings/cpufreq/ |
| H A D | nvidia,tegra124-cpufreq.txt | 12 - pll_x: Fast PLL clocksource. 13 - pll_p: Auxiliary PLL used during fast PLL rate changes.
|
| /f-stack/freebsd/contrib/device-tree/Bindings/c6x/ |
| H A D | clocks.txt | 1 C6X PLL Clock Controllers 26 - ti,c64x+pll-reset-delay: CPU cycles to delay after PLL reset 28 - ti,c64x+pll-lock-delay: CPU cycles to delay after PLL frequency change
|
| /f-stack/freebsd/contrib/device-tree/Bindings/media/i2c/ |
| H A D | adv7343.txt | 14 micro ampere level. All DACs and the internal PLL 16 - adi,power-mode-pll-ctrl: PLL and oversampling control. This control allows 17 internal PLL 1 circuit to be powered down and the
|