Searched refs:Interrupt (Results 1 – 25 of 303) sorted by relevance
12345678910>>...13
| /f-stack/freebsd/contrib/device-tree/Bindings/interrupt-controller/ |
| H A D | renesas,intc-irqpin.yaml | 7 title: Renesas Interrupt Controller (INTC) for external pins 25 - description: Interrupt control register 26 - description: Interrupt priority register 27 - description: Interrupt source register 28 - description: Interrupt mask register 29 - description: Interrupt mask clear register 30 - description: Interrupt control register for ICR0 with IRLM0 bit
|
| H A D | csky,mpintc.txt | 2 C-SKY Multi-processors Interrupt Controller 5 C-SKY Multi-processors Interrupt Controller is designed for ck807/ck810/ck860 8 Interrupt number definition: 13 Interrupt trigger mode: (Defined in dt-bindings/interrupt-controller/irq.h)
|
| H A D | andestech,ativic32.txt | 1 * Andestech Internal Vector Interrupt Controller 3 The Internal Vector Interrupt Controller (IVIC) is a basic interrupt controller 5 bigger External Vector Interrupt Controller.
|
| H A D | ti,sci-inta.txt | 1 Texas Instruments K3 Interrupt Aggregator 4 The Interrupt Aggregator (INTA) provides a centralized machine 10 Interrupt Aggregator 38 TISCI Interrupt Aggregator Node: 46 - ti,sci-dev-id: TISCI device ID of the Interrupt Aggregator.
|
| H A D | ti,sci-intr.yaml | 7 title: Texas Instruments K3 Interrupt Router 16 The Interrupt Router (INTR) module provides a mechanism to mux M 18 to be driven per N output. An Interrupt Router can either handle edge 21 Interrupt Router 71 Interrupt ranges that converts the INTR output hw irq numbers
|
| H A D | ti,sci-intr.txt | 1 Texas Instruments K3 Interrupt Router 4 The Interrupt Router (INTR) module provides a mechanism to mux M 6 to be driven per N output. An Interrupt Router can either handle edge triggered 9 Interrupt Router 38 TISCI Interrupt Router Node:
|
| H A D | img,pdc-intc.txt | 1 * ImgTec Powerdown Controller (PDC) Interrupt Controller Binding 30 * Interrupt Specifier Definition 32 Interrupt specifiers consists of 2 cells encoded as follows: 88 // Interrupt source Peripheral 0 102 // Interrupt source SysWake 0 that is active-low level-sensitive
|
| H A D | cdns,xtensa-mx.txt | 1 * Xtensa Interrupt Distributor and Programmable Interrupt Controller (MX)
|
| H A D | ti,sci-inta.yaml | 7 title: Texas Instruments K3 Interrupt Aggregator 16 The Interrupt Aggregator (INTA) provides a centralized machine 21 Interrupt Aggregator 62 Interrupt ranges that converts the INTA output hw irq numbers
|
| H A D | ti,c64x+megamod-pic.txt | 1 C6X Interrupt Chips 4 * C64X+ Core Interrupt Controller 16 Interrupt Specifier Definition 31 * C64x+ Megamodule Interrupt Controller 65 Interrupt Specifier Definition
|
| H A D | intel,ce4100-ioapic.txt | 1 Interrupt chips 4 * Intel I/O Advanced Programmable Interrupt Controller (IO APIC)
|
| H A D | arm,vic.txt | 1 * ARM Vectored Interrupt Controller 3 One or more Vectored Interrupt Controllers (VIC's) can be connected in an ARM 20 - interrupts : Interrupt source for parent controllers if the VIC is nested.
|
| H A D | ti,cp-intc.txt | 1 * TI Common Platform Interrupt Controller 3 Common Platform Interrupt Controller (cp_intc) is used on
|
| H A D | amazon,al-fic.txt | 1 Amazon's Annapurna Labs Fabric Interrupt Controller 16 Interrupt Controllers bindings used by client devices.
|
| H A D | img,meta-intc.txt | 28 * Interrupt Specifier Definition 30 Interrupt specifiers consists of 2 cells encoded as follows: 75 // Interrupt source '5' that is level-sensitive.
|
| H A D | mrvl,intc.txt | 1 * Marvell MMP Interrupt controller 46 * Marvell Orion Interrupt controller 53 - reg : Interrupt mask address. A list of 4 byte ranges, one per controller.
|
| H A D | marvell,sei.txt | 1 Marvell SEI (System Error Interrupt) Controller 4 Marvell SEI (System Error Interrupt) controller is an interrupt
|
| /f-stack/freebsd/contrib/device-tree/Bindings/usb/ |
| H A D | lpc32xx-udc.txt | 8 * USB Device Low Priority Interrupt 9 * USB Device High Priority Interrupt 10 * USB Device DMA Interrupt 11 * External USB Transceiver Interrupt (OTG ATX)
|
| /f-stack/freebsd/contrib/device-tree/Bindings/timer/ |
| H A D | allwinner,sun5i-a13-hstimer.yaml | 29 - description: Timer 0 Interrupt 30 - description: Timer 1 Interrupt 31 - description: Timer 2 Interrupt 32 - description: Timer 3 Interrupt
|
| H A D | samsung,exynos4210-mct.yaml | 34 0: Global Timer Interrupt 0 35 1: Global Timer Interrupt 1 36 2: Global Timer Interrupt 2 37 3: Global Timer Interrupt 3 38 4: Local Timer Interrupt 0 39 5: Local Timer Interrupt 1 42 i: Local Timer Interrupt n
|
| H A D | snps,arc-timer.txt | 1 Synopsys ARC Local Timer with Interrupt Capabilities 11 - interrupts : single Interrupt going into parent intc
|
| /f-stack/freebsd/contrib/device-tree/Bindings/net/ |
| H A D | davinci_emac.txt | 15 4 sources: <Receive Threshold Interrupt 16 Receive Interrupt 17 Transmit Interrupt 18 Miscellaneous Interrupt>
|
| /f-stack/freebsd/contrib/device-tree/Bindings/crypto/ |
| H A D | hisilicon,hip07-sec.txt | 13 - interrupts: Interrupt specifiers. 16 Interrupt 0 is for the SEC unit error queue. 17 Interrupt 2N + 1 is the completion interrupt for queue N. 18 Interrupt 2N + 2 is the error interrupt for queue N.
|
| H A D | amlogic,gxl-crypto.yaml | 22 - description: "Interrupt for flow 0" 23 - description: "Interrupt for flow 1"
|
| /f-stack/freebsd/contrib/device-tree/Bindings/gpio/ |
| H A D | renesas,em-gio.yaml | 23 - description: Interrupt for the first set of 16 GPIO ports 24 - description: Interrupt for the second set of 16 GPIO ports
|
12345678910>>...13