xref: /freebsd-14.2/sys/dev/pci/pci_iov.c (revision b3834306)
1 /*-
2  * Copyright (c) 2013-2015 Sandvine Inc.
3  * All rights reserved.
4  *
5  * Redistribution and use in source and binary forms, with or without
6  * modification, are permitted provided that the following conditions
7  * are met:
8  * 1. Redistributions of source code must retain the above copyright
9  *    notice, this list of conditions and the following disclaimer.
10  * 2. Redistributions in binary form must reproduce the above copyright
11  *    notice, this list of conditions and the following disclaimer in the
12  *    documentation and/or other materials provided with the distribution.
13  *
14  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24  * SUCH DAMAGE.
25  */
26 
27 #include <sys/cdefs.h>
28 #include "opt_bus.h"
29 
30 #include <sys/param.h>
31 #include <sys/conf.h>
32 #include <sys/kernel.h>
33 #include <sys/systm.h>
34 #include <sys/bus.h>
35 #include <sys/fcntl.h>
36 #include <sys/ioccom.h>
37 #include <sys/iov.h>
38 #include <sys/linker.h>
39 #include <sys/lock.h>
40 #include <sys/malloc.h>
41 #include <sys/module.h>
42 #include <sys/mutex.h>
43 #include <sys/pciio.h>
44 #include <sys/queue.h>
45 #include <sys/rman.h>
46 #include <sys/sysctl.h>
47 
48 #include <machine/bus.h>
49 #include <machine/stdarg.h>
50 
51 #include <sys/nv.h>
52 #include <sys/iov_schema.h>
53 
54 #include <dev/pci/pcireg.h>
55 #include <dev/pci/pcivar.h>
56 #include <dev/pci/pci_iov.h>
57 #include <dev/pci/pci_private.h>
58 #include <dev/pci/pci_iov_private.h>
59 #include <dev/pci/schema_private.h>
60 
61 #include "pcib_if.h"
62 
63 static MALLOC_DEFINE(M_SRIOV, "sr_iov", "PCI SR-IOV allocations");
64 
65 static d_ioctl_t pci_iov_ioctl;
66 
67 static struct cdevsw iov_cdevsw = {
68 	.d_version = D_VERSION,
69 	.d_name = "iov",
70 	.d_ioctl = pci_iov_ioctl
71 };
72 
73 SYSCTL_DECL(_hw_pci);
74 
75 /*
76  * The maximum amount of memory we will allocate for user configuration of an
77  * SR-IOV device.  1MB ought to be enough for anyone, but leave this
78  * configurable just in case.
79  */
80 static u_long pci_iov_max_config = 1024 * 1024;
81 SYSCTL_ULONG(_hw_pci, OID_AUTO, iov_max_config, CTLFLAG_RWTUN,
82     &pci_iov_max_config, 0, "Maximum allowed size of SR-IOV configuration.");
83 
84 #define IOV_READ(d, r, w) \
85 	pci_read_config((d)->cfg.dev, (d)->cfg.iov->iov_pos + r, w)
86 
87 #define IOV_WRITE(d, r, v, w) \
88 	pci_write_config((d)->cfg.dev, (d)->cfg.iov->iov_pos + r, v, w)
89 
90 static nvlist_t	*pci_iov_build_schema(nvlist_t **pf_schema,
91 		    nvlist_t **vf_schema);
92 static void	pci_iov_build_pf_schema(nvlist_t *schema,
93 		    nvlist_t **driver_schema);
94 static void	pci_iov_build_vf_schema(nvlist_t *schema,
95 		    nvlist_t **driver_schema);
96 static int	pci_iov_delete_iov_children(struct pci_devinfo *dinfo);
97 static nvlist_t	*pci_iov_get_pf_subsystem_schema(void);
98 static nvlist_t	*pci_iov_get_vf_subsystem_schema(void);
99 
100 int
pci_iov_attach_name(device_t dev,struct nvlist * pf_schema,struct nvlist * vf_schema,const char * fmt,...)101 pci_iov_attach_name(device_t dev, struct nvlist *pf_schema,
102     struct nvlist *vf_schema, const char *fmt, ...)
103 {
104 	char buf[NAME_MAX + 1];
105 	va_list ap;
106 
107 	va_start(ap, fmt);
108 	vsnprintf(buf, sizeof(buf), fmt, ap);
109 	va_end(ap);
110 	return (PCI_IOV_ATTACH(device_get_parent(dev), dev, pf_schema,
111 	    vf_schema, buf));
112 }
113 
114 int
pci_iov_attach_method(device_t bus,device_t dev,nvlist_t * pf_schema,nvlist_t * vf_schema,const char * name)115 pci_iov_attach_method(device_t bus, device_t dev, nvlist_t *pf_schema,
116     nvlist_t *vf_schema, const char *name)
117 {
118 	struct pci_devinfo *dinfo;
119 	struct pcicfg_iov *iov;
120 	nvlist_t *schema;
121 	uint32_t version;
122 	int error;
123 	int iov_pos;
124 
125 	dinfo = device_get_ivars(dev);
126 	schema = NULL;
127 
128 	error = pci_find_extcap(dev, PCIZ_SRIOV, &iov_pos);
129 
130 	if (error != 0)
131 		return (error);
132 
133 	version = pci_read_config(dev, iov_pos, 4);
134 	if (PCI_EXTCAP_VER(version) != 1) {
135 		if (bootverbose)
136 			device_printf(dev,
137 			    "Unsupported version of SR-IOV (%d) detected\n",
138 			    PCI_EXTCAP_VER(version));
139 
140 		return (ENXIO);
141 	}
142 
143 	iov = malloc(sizeof(*dinfo->cfg.iov), M_SRIOV, M_WAITOK | M_ZERO);
144 
145 	mtx_lock(&Giant);
146 	if (dinfo->cfg.iov != NULL) {
147 		error = EBUSY;
148 		goto cleanup;
149 	}
150 	iov->iov_pf = dev;
151 	iov->iov_pos = iov_pos;
152 
153 	schema = pci_iov_build_schema(&pf_schema, &vf_schema);
154 	if (schema == NULL) {
155 		error = ENOMEM;
156 		goto cleanup;
157 	}
158 
159 	error = pci_iov_validate_schema(schema);
160 	if (error != 0)
161 		goto cleanup;
162 	iov->iov_schema = schema;
163 
164 	iov->iov_cdev = make_dev(&iov_cdevsw, device_get_unit(dev),
165 	    UID_ROOT, GID_WHEEL, 0600, "iov/%s", name);
166 
167 	if (iov->iov_cdev == NULL) {
168 		error = ENOMEM;
169 		goto cleanup;
170 	}
171 
172 	dinfo->cfg.iov = iov;
173 	iov->iov_cdev->si_drv1 = dinfo;
174 	mtx_unlock(&Giant);
175 
176 	return (0);
177 
178 cleanup:
179 	nvlist_destroy(schema);
180 	nvlist_destroy(pf_schema);
181 	nvlist_destroy(vf_schema);
182 	free(iov, M_SRIOV);
183 	mtx_unlock(&Giant);
184 	return (error);
185 }
186 
187 int
pci_iov_detach_method(device_t bus,device_t dev)188 pci_iov_detach_method(device_t bus, device_t dev)
189 {
190 	struct pci_devinfo *dinfo;
191 	struct pcicfg_iov *iov;
192 	int error;
193 
194 	mtx_lock(&Giant);
195 	dinfo = device_get_ivars(dev);
196 	iov = dinfo->cfg.iov;
197 
198 	if (iov == NULL) {
199 		mtx_unlock(&Giant);
200 		return (0);
201 	}
202 
203 	if ((iov->iov_flags & IOV_BUSY) != 0) {
204 		mtx_unlock(&Giant);
205 		return (EBUSY);
206 	}
207 
208 	error = pci_iov_delete_iov_children(dinfo);
209 	if (error != 0) {
210 		mtx_unlock(&Giant);
211 		return (error);
212 	}
213 
214 	dinfo->cfg.iov = NULL;
215 
216 	if (iov->iov_cdev) {
217 		destroy_dev(iov->iov_cdev);
218 		iov->iov_cdev = NULL;
219 	}
220 	nvlist_destroy(iov->iov_schema);
221 
222 	free(iov, M_SRIOV);
223 	mtx_unlock(&Giant);
224 
225 	return (0);
226 }
227 
228 static nvlist_t *
pci_iov_build_schema(nvlist_t ** pf,nvlist_t ** vf)229 pci_iov_build_schema(nvlist_t **pf, nvlist_t **vf)
230 {
231 	nvlist_t *schema, *pf_driver, *vf_driver;
232 
233 	/* We always take ownership of the schemas. */
234 	pf_driver = *pf;
235 	*pf = NULL;
236 	vf_driver = *vf;
237 	*vf = NULL;
238 
239 	schema = pci_iov_schema_alloc_node();
240 	if (schema == NULL)
241 		goto cleanup;
242 
243 	pci_iov_build_pf_schema(schema, &pf_driver);
244 	pci_iov_build_vf_schema(schema, &vf_driver);
245 
246 	if (nvlist_error(schema) != 0)
247 		goto cleanup;
248 
249 	return (schema);
250 
251 cleanup:
252 	nvlist_destroy(schema);
253 	nvlist_destroy(pf_driver);
254 	nvlist_destroy(vf_driver);
255 	return (NULL);
256 }
257 
258 static void
pci_iov_build_pf_schema(nvlist_t * schema,nvlist_t ** driver_schema)259 pci_iov_build_pf_schema(nvlist_t *schema, nvlist_t **driver_schema)
260 {
261 	nvlist_t *pf_schema, *iov_schema;
262 
263 	pf_schema = pci_iov_schema_alloc_node();
264 	if (pf_schema == NULL) {
265 		nvlist_set_error(schema, ENOMEM);
266 		return;
267 	}
268 
269 	iov_schema = pci_iov_get_pf_subsystem_schema();
270 
271 	/*
272 	 * Note that if either *driver_schema or iov_schema is NULL, then
273 	 * nvlist_move_nvlist will put the schema in the error state and
274 	 * SR-IOV will fail to initialize later, so we don't have to explicitly
275 	 * handle that case.
276 	 */
277 	nvlist_move_nvlist(pf_schema, DRIVER_CONFIG_NAME, *driver_schema);
278 	nvlist_move_nvlist(pf_schema, IOV_CONFIG_NAME, iov_schema);
279 	nvlist_move_nvlist(schema, PF_CONFIG_NAME, pf_schema);
280 	*driver_schema = NULL;
281 }
282 
283 static void
pci_iov_build_vf_schema(nvlist_t * schema,nvlist_t ** driver_schema)284 pci_iov_build_vf_schema(nvlist_t *schema, nvlist_t **driver_schema)
285 {
286 	nvlist_t *vf_schema, *iov_schema;
287 
288 	vf_schema = pci_iov_schema_alloc_node();
289 	if (vf_schema == NULL) {
290 		nvlist_set_error(schema, ENOMEM);
291 		return;
292 	}
293 
294 	iov_schema = pci_iov_get_vf_subsystem_schema();
295 
296 	/*
297 	 * Note that if either *driver_schema or iov_schema is NULL, then
298 	 * nvlist_move_nvlist will put the schema in the error state and
299 	 * SR-IOV will fail to initialize later, so we don't have to explicitly
300 	 * handle that case.
301 	 */
302 	nvlist_move_nvlist(vf_schema, DRIVER_CONFIG_NAME, *driver_schema);
303 	nvlist_move_nvlist(vf_schema, IOV_CONFIG_NAME, iov_schema);
304 	nvlist_move_nvlist(schema, VF_SCHEMA_NAME, vf_schema);
305 	*driver_schema = NULL;
306 }
307 
308 static nvlist_t *
pci_iov_get_pf_subsystem_schema(void)309 pci_iov_get_pf_subsystem_schema(void)
310 {
311 	nvlist_t *pf;
312 
313 	pf = pci_iov_schema_alloc_node();
314 	if (pf == NULL)
315 		return (NULL);
316 
317 	pci_iov_schema_add_uint16(pf, "num_vfs", IOV_SCHEMA_REQUIRED, -1);
318 	pci_iov_schema_add_string(pf, "device", IOV_SCHEMA_REQUIRED, NULL);
319 
320 	return (pf);
321 }
322 
323 static nvlist_t *
pci_iov_get_vf_subsystem_schema(void)324 pci_iov_get_vf_subsystem_schema(void)
325 {
326 	nvlist_t *vf;
327 
328 	vf = pci_iov_schema_alloc_node();
329 	if (vf == NULL)
330 		return (NULL);
331 
332 	pci_iov_schema_add_bool(vf, "passthrough", IOV_SCHEMA_HASDEFAULT, 0);
333 
334 	return (vf);
335 }
336 
337 static int
pci_iov_alloc_bar(struct pci_devinfo * dinfo,int bar,pci_addr_t bar_shift)338 pci_iov_alloc_bar(struct pci_devinfo *dinfo, int bar, pci_addr_t bar_shift)
339 {
340 	struct resource *res;
341 	struct pcicfg_iov *iov;
342 	device_t dev, bus;
343 	rman_res_t start, end;
344 	pci_addr_t bar_size;
345 	int rid;
346 
347 	iov = dinfo->cfg.iov;
348 	dev = dinfo->cfg.dev;
349 	bus = device_get_parent(dev);
350 	rid = iov->iov_pos + PCIR_SRIOV_BAR(bar);
351 	bar_size = 1 << bar_shift;
352 
353 	res = pci_alloc_multi_resource(bus, dev, SYS_RES_MEMORY, &rid, 0,
354 	    ~0, 1, iov->iov_num_vfs, RF_ACTIVE);
355 
356 	if (res == NULL)
357 		return (ENXIO);
358 
359 	iov->iov_bar[bar].res = res;
360 	iov->iov_bar[bar].bar_size = bar_size;
361 	iov->iov_bar[bar].bar_shift = bar_shift;
362 
363 	start = rman_get_start(res);
364 	end = rman_get_end(res);
365 	return (rman_manage_region(&iov->rman, start, end));
366 }
367 
368 static void
pci_iov_add_bars(struct pcicfg_iov * iov,struct pci_devinfo * dinfo)369 pci_iov_add_bars(struct pcicfg_iov *iov, struct pci_devinfo *dinfo)
370 {
371 	struct pci_iov_bar *bar;
372 	uint64_t bar_start;
373 	int i;
374 
375 	for (i = 0; i <= PCIR_MAX_BAR_0; i++) {
376 		bar = &iov->iov_bar[i];
377 		if (bar->res != NULL) {
378 			bar_start = rman_get_start(bar->res) +
379 			    dinfo->cfg.vf.index * bar->bar_size;
380 
381 			pci_add_bar(dinfo->cfg.dev, PCIR_BAR(i), bar_start,
382 			    bar->bar_shift);
383 		}
384 	}
385 }
386 
387 static int
pci_iov_parse_config(struct pcicfg_iov * iov,struct pci_iov_arg * arg,nvlist_t ** ret)388 pci_iov_parse_config(struct pcicfg_iov *iov, struct pci_iov_arg *arg,
389     nvlist_t **ret)
390 {
391 	void *packed_config;
392 	nvlist_t *config;
393 	int error;
394 
395 	config = NULL;
396 	packed_config = NULL;
397 
398 	if (arg->len > pci_iov_max_config) {
399 		error = EMSGSIZE;
400 		goto out;
401 	}
402 
403 	packed_config = malloc(arg->len, M_SRIOV, M_WAITOK);
404 
405 	error = copyin(arg->config, packed_config, arg->len);
406 	if (error != 0)
407 		goto out;
408 
409 	config = nvlist_unpack(packed_config, arg->len, NV_FLAG_IGNORE_CASE);
410 	if (config == NULL) {
411 		error = EINVAL;
412 		goto out;
413 	}
414 
415 	error = pci_iov_schema_validate_config(iov->iov_schema, config);
416 	if (error != 0)
417 		goto out;
418 
419 	error = nvlist_error(config);
420 	if (error != 0)
421 		goto out;
422 
423 	*ret = config;
424 	config = NULL;
425 
426 out:
427 	nvlist_destroy(config);
428 	free(packed_config, M_SRIOV);
429 	return (error);
430 }
431 
432 /*
433  * Set the ARI_EN bit in the lowest-numbered PCI function with the SR-IOV
434  * capability.  This bit is only writeable on the lowest-numbered PF but
435  * affects all PFs on the device.
436  */
437 static int
pci_iov_set_ari(device_t bus,bool * ari_enabled)438 pci_iov_set_ari(device_t bus, bool *ari_enabled)
439 {
440 	device_t lowest;
441 	device_t *devlist;
442 	int i, error, devcount, lowest_func, lowest_pos, iov_pos, dev_func;
443 	uint16_t iov_ctl;
444 
445 	/* If ARI is disabled on the downstream port there is nothing to do. */
446 	if (!PCIB_ARI_ENABLED(device_get_parent(bus))) {
447 		*ari_enabled = false;
448 		return (0);
449 	}
450 
451 	error = device_get_children(bus, &devlist, &devcount);
452 
453 	if (error != 0)
454 		return (error);
455 
456 	lowest = NULL;
457 	for (i = 0; i < devcount; i++) {
458 		if (pci_find_extcap(devlist[i], PCIZ_SRIOV, &iov_pos) == 0) {
459 			dev_func = pci_get_function(devlist[i]);
460 			if (lowest == NULL || dev_func < lowest_func) {
461 				lowest = devlist[i];
462 				lowest_func = dev_func;
463 				lowest_pos = iov_pos;
464 			}
465 		}
466 	}
467 	free(devlist, M_TEMP);
468 
469 	/*
470 	 * If we called this function some device must have the SR-IOV
471 	 * capability.
472 	 */
473 	KASSERT(lowest != NULL,
474 	    ("Could not find child of %s with SR-IOV capability",
475 	    device_get_nameunit(bus)));
476 
477 	iov_ctl = pci_read_config(lowest, lowest_pos + PCIR_SRIOV_CTL, 2);
478 	iov_ctl |= PCIM_SRIOV_ARI_EN;
479 	pci_write_config(lowest, lowest_pos + PCIR_SRIOV_CTL, iov_ctl, 2);
480 	if ((pci_read_config(lowest, lowest_pos + PCIR_SRIOV_CTL, 2) &
481 	    PCIM_SRIOV_ARI_EN) == 0) {
482 		device_printf(lowest, "failed to enable ARI\n");
483 		return (ENXIO);
484 	}
485 	*ari_enabled = true;
486 	return (0);
487 }
488 
489 static int
pci_iov_config_page_size(struct pci_devinfo * dinfo)490 pci_iov_config_page_size(struct pci_devinfo *dinfo)
491 {
492 	uint32_t page_cap, page_size;
493 
494 	page_cap = IOV_READ(dinfo, PCIR_SRIOV_PAGE_CAP, 4);
495 
496 	/*
497 	 * If the system page size is less than the smallest SR-IOV page size
498 	 * then round up to the smallest SR-IOV page size.
499 	 */
500 	if (PAGE_SHIFT < PCI_SRIOV_BASE_PAGE_SHIFT)
501 		page_size = (1 << 0);
502 	else
503 		page_size = (1 << (PAGE_SHIFT - PCI_SRIOV_BASE_PAGE_SHIFT));
504 
505 	/* Check that the device supports the system page size. */
506 	if (!(page_size & page_cap))
507 		return (ENXIO);
508 
509 	IOV_WRITE(dinfo, PCIR_SRIOV_PAGE_SIZE, page_size, 4);
510 	return (0);
511 }
512 
513 static int
pci_iov_init(device_t dev,uint16_t num_vfs,const nvlist_t * config)514 pci_iov_init(device_t dev, uint16_t num_vfs, const nvlist_t *config)
515 {
516 	const nvlist_t *device, *driver_config;
517 
518 	device = nvlist_get_nvlist(config, PF_CONFIG_NAME);
519 	driver_config = nvlist_get_nvlist(device, DRIVER_CONFIG_NAME);
520 	return (PCI_IOV_INIT(dev, num_vfs, driver_config));
521 }
522 
523 static int
pci_iov_init_rman(device_t pf,struct pcicfg_iov * iov)524 pci_iov_init_rman(device_t pf, struct pcicfg_iov *iov)
525 {
526 	int error;
527 
528 	iov->rman.rm_start = 0;
529 	iov->rman.rm_end = ~0;
530 	iov->rman.rm_type = RMAN_ARRAY;
531 	snprintf(iov->rman_name, sizeof(iov->rman_name), "%s VF I/O memory",
532 	    device_get_nameunit(pf));
533 	iov->rman.rm_descr = iov->rman_name;
534 
535 	error = rman_init(&iov->rman);
536 	if (error != 0)
537 		return (error);
538 
539 	iov->iov_flags |= IOV_RMAN_INITED;
540 	return (0);
541 }
542 
543 static int
pci_iov_alloc_bar_ea(struct pci_devinfo * dinfo,int bar)544 pci_iov_alloc_bar_ea(struct pci_devinfo *dinfo, int bar)
545 {
546 	struct pcicfg_iov *iov;
547 	rman_res_t start, end;
548 	struct resource *res;
549 	struct resource_list *rl;
550 	struct resource_list_entry *rle;
551 
552 	rl = &dinfo->resources;
553 	iov = dinfo->cfg.iov;
554 
555 	rle = resource_list_find(rl, SYS_RES_MEMORY,
556 	    iov->iov_pos + PCIR_SRIOV_BAR(bar));
557 	if (rle == NULL)
558 		rle = resource_list_find(rl, SYS_RES_IOPORT,
559 		    iov->iov_pos + PCIR_SRIOV_BAR(bar));
560 	if (rle == NULL)
561 		return (ENXIO);
562 	res = rle->res;
563 
564 	iov->iov_bar[bar].res = res;
565 	iov->iov_bar[bar].bar_size = rman_get_size(res) / iov->iov_num_vfs;
566 	iov->iov_bar[bar].bar_shift = pci_mapsize(iov->iov_bar[bar].bar_size);
567 
568 	start = rman_get_start(res);
569 	end = rman_get_end(res);
570 
571 	return (rman_manage_region(&iov->rman, start, end));
572 }
573 
574 static int
pci_iov_setup_bars(struct pci_devinfo * dinfo)575 pci_iov_setup_bars(struct pci_devinfo *dinfo)
576 {
577 	device_t dev;
578 	struct pcicfg_iov *iov;
579 	pci_addr_t bar_value, testval;
580 	int i, last_64, error;
581 
582 	iov = dinfo->cfg.iov;
583 	dev = dinfo->cfg.dev;
584 	last_64 = 0;
585 
586 	pci_add_resources_ea(device_get_parent(dev), dev, 1);
587 
588 	for (i = 0; i <= PCIR_MAX_BAR_0; i++) {
589 		/* First, try to use BARs allocated with EA */
590 		error = pci_iov_alloc_bar_ea(dinfo, i);
591 		if (error == 0)
592 			continue;
593 
594 		/* Allocate legacy-BAR only if EA is not enabled */
595 		if (pci_ea_is_enabled(dev, iov->iov_pos + PCIR_SRIOV_BAR(i)))
596 			continue;
597 
598 		/*
599 		 * If a PCI BAR is a 64-bit wide BAR, then it spans two
600 		 * consecutive registers.  Therefore if the last BAR that
601 		 * we looked at was a 64-bit BAR, we need to skip this
602 		 * register as it's the second half of the last BAR.
603 		 */
604 		if (!last_64) {
605 			pci_read_bar(dev,
606 			    iov->iov_pos + PCIR_SRIOV_BAR(i),
607 			    &bar_value, &testval, &last_64);
608 
609 			if (testval != 0) {
610 				error = pci_iov_alloc_bar(dinfo, i,
611 				   pci_mapsize(testval));
612 				if (error != 0)
613 					return (error);
614 			}
615 		} else
616 			last_64 = 0;
617 	}
618 
619 	return (0);
620 }
621 
622 static void
pci_iov_enumerate_vfs(struct pci_devinfo * dinfo,const nvlist_t * config,uint16_t first_rid,uint16_t rid_stride)623 pci_iov_enumerate_vfs(struct pci_devinfo *dinfo, const nvlist_t *config,
624     uint16_t first_rid, uint16_t rid_stride)
625 {
626 	char device_name[VF_MAX_NAME];
627 	const nvlist_t *device, *driver_config, *iov_config;
628 	device_t bus, dev, vf;
629 	struct pcicfg_iov *iov;
630 	struct pci_devinfo *vfinfo;
631 	int i, error;
632 	uint16_t vid, did, next_rid;
633 
634 	iov = dinfo->cfg.iov;
635 	dev = dinfo->cfg.dev;
636 	bus = device_get_parent(dev);
637 	next_rid = first_rid;
638 	vid = pci_get_vendor(dev);
639 	did = IOV_READ(dinfo, PCIR_SRIOV_VF_DID, 2);
640 
641 	for (i = 0; i < iov->iov_num_vfs; i++, next_rid += rid_stride) {
642 		snprintf(device_name, sizeof(device_name), VF_PREFIX"%d", i);
643 		device = nvlist_get_nvlist(config, device_name);
644 		iov_config = nvlist_get_nvlist(device, IOV_CONFIG_NAME);
645 		driver_config = nvlist_get_nvlist(device, DRIVER_CONFIG_NAME);
646 
647 		vf = PCI_CREATE_IOV_CHILD(bus, dev, next_rid, vid, did);
648 		if (vf == NULL)
649 			break;
650 
651 		/*
652 		 * If we are creating passthrough devices then force the ppt
653 		 * driver to attach to prevent a VF driver from claiming the
654 		 * VFs.
655 		 */
656 		if (nvlist_get_bool(iov_config, "passthrough"))
657 			device_set_devclass_fixed(vf, "ppt");
658 
659 		vfinfo = device_get_ivars(vf);
660 
661 		vfinfo->cfg.iov = iov;
662 		vfinfo->cfg.vf.index = i;
663 
664 		pci_iov_add_bars(iov, vfinfo);
665 
666 		error = PCI_IOV_ADD_VF(dev, i, driver_config);
667 		if (error != 0) {
668 			device_printf(dev, "Failed to add VF %d\n", i);
669 			device_delete_child(bus, vf);
670 		}
671 	}
672 
673 	bus_generic_attach(bus);
674 }
675 
676 static int
pci_iov_config(struct cdev * cdev,struct pci_iov_arg * arg)677 pci_iov_config(struct cdev *cdev, struct pci_iov_arg *arg)
678 {
679 	device_t bus, dev;
680 	struct pci_devinfo *dinfo;
681 	struct pcicfg_iov *iov;
682 	nvlist_t *config;
683 	int i, error;
684 	uint16_t rid_off, rid_stride;
685 	uint16_t first_rid, last_rid;
686 	uint16_t iov_ctl;
687 	uint16_t num_vfs, total_vfs;
688 	int iov_inited;
689 	bool ari_enabled;
690 
691 	mtx_lock(&Giant);
692 	dinfo = cdev->si_drv1;
693 	iov = dinfo->cfg.iov;
694 	dev = dinfo->cfg.dev;
695 	bus = device_get_parent(dev);
696 	iov_inited = 0;
697 	config = NULL;
698 
699 	if ((iov->iov_flags & IOV_BUSY) || iov->iov_num_vfs != 0) {
700 		mtx_unlock(&Giant);
701 		return (EBUSY);
702 	}
703 	iov->iov_flags |= IOV_BUSY;
704 
705 	error = pci_iov_parse_config(iov, arg, &config);
706 	if (error != 0)
707 		goto out;
708 
709 	num_vfs = pci_iov_config_get_num_vfs(config);
710 	total_vfs = IOV_READ(dinfo, PCIR_SRIOV_TOTAL_VFS, 2);
711 	if (num_vfs > total_vfs) {
712 		error = EINVAL;
713 		goto out;
714 	}
715 
716 	error = pci_iov_config_page_size(dinfo);
717 	if (error != 0)
718 		goto out;
719 
720 	error = pci_iov_set_ari(bus, &ari_enabled);
721 	if (error != 0)
722 		goto out;
723 
724 	error = pci_iov_init(dev, num_vfs, config);
725 	if (error != 0)
726 		goto out;
727 	iov_inited = 1;
728 
729 	IOV_WRITE(dinfo, PCIR_SRIOV_NUM_VFS, num_vfs, 2);
730 
731 	rid_off = IOV_READ(dinfo, PCIR_SRIOV_VF_OFF, 2);
732 	rid_stride = IOV_READ(dinfo, PCIR_SRIOV_VF_STRIDE, 2);
733 
734 	first_rid = pci_get_rid(dev) + rid_off;
735 	last_rid = first_rid + (num_vfs - 1) * rid_stride;
736 
737 	/* We don't yet support allocating extra bus numbers for VFs. */
738 	if (pci_get_bus(dev) != PCI_RID2BUS(last_rid)) {
739 		device_printf(dev, "not enough PCIe bus numbers for VFs\n");
740 		error = ENOSPC;
741 		goto out;
742 	}
743 
744 	if (!ari_enabled && PCI_RID2SLOT(last_rid) != 0) {
745 		error = ENOSPC;
746 		goto out;
747 	}
748 
749 	iov_ctl = IOV_READ(dinfo, PCIR_SRIOV_CTL, 2);
750 	iov_ctl &= ~(PCIM_SRIOV_VF_EN | PCIM_SRIOV_VF_MSE);
751 	IOV_WRITE(dinfo, PCIR_SRIOV_CTL, iov_ctl, 2);
752 
753 	error = pci_iov_init_rman(dev, iov);
754 	if (error != 0)
755 		goto out;
756 
757 	iov->iov_num_vfs = num_vfs;
758 
759 	error = pci_iov_setup_bars(dinfo);
760 	if (error != 0)
761 		goto out;
762 
763 	iov_ctl = IOV_READ(dinfo, PCIR_SRIOV_CTL, 2);
764 	iov_ctl |= PCIM_SRIOV_VF_EN | PCIM_SRIOV_VF_MSE;
765 	IOV_WRITE(dinfo, PCIR_SRIOV_CTL, iov_ctl, 2);
766 
767 	/* Per specification, we must wait 100ms before accessing VFs. */
768 	pause("iov", roundup(hz, 10));
769 	pci_iov_enumerate_vfs(dinfo, config, first_rid, rid_stride);
770 
771 	nvlist_destroy(config);
772 	iov->iov_flags &= ~IOV_BUSY;
773 	mtx_unlock(&Giant);
774 
775 	return (0);
776 out:
777 	if (iov_inited)
778 		PCI_IOV_UNINIT(dev);
779 
780 	for (i = 0; i <= PCIR_MAX_BAR_0; i++) {
781 		if (iov->iov_bar[i].res != NULL) {
782 			pci_release_resource(bus, dev, SYS_RES_MEMORY,
783 			    iov->iov_pos + PCIR_SRIOV_BAR(i),
784 			    iov->iov_bar[i].res);
785 			pci_delete_resource(bus, dev, SYS_RES_MEMORY,
786 			    iov->iov_pos + PCIR_SRIOV_BAR(i));
787 			iov->iov_bar[i].res = NULL;
788 		}
789 	}
790 
791 	if (iov->iov_flags & IOV_RMAN_INITED) {
792 		rman_fini(&iov->rman);
793 		iov->iov_flags &= ~IOV_RMAN_INITED;
794 	}
795 
796 	nvlist_destroy(config);
797 	iov->iov_num_vfs = 0;
798 	iov->iov_flags &= ~IOV_BUSY;
799 	mtx_unlock(&Giant);
800 	return (error);
801 }
802 
803 void
pci_iov_cfg_restore(device_t dev,struct pci_devinfo * dinfo)804 pci_iov_cfg_restore(device_t dev, struct pci_devinfo *dinfo)
805 {
806 	struct pcicfg_iov *iov;
807 
808 	iov = dinfo->cfg.iov;
809 
810 	IOV_WRITE(dinfo, PCIR_SRIOV_PAGE_SIZE, iov->iov_page_size, 4);
811 	IOV_WRITE(dinfo, PCIR_SRIOV_NUM_VFS, iov->iov_num_vfs, 2);
812 	IOV_WRITE(dinfo, PCIR_SRIOV_CTL, iov->iov_ctl, 2);
813 }
814 
815 void
pci_iov_cfg_save(device_t dev,struct pci_devinfo * dinfo)816 pci_iov_cfg_save(device_t dev, struct pci_devinfo *dinfo)
817 {
818 	struct pcicfg_iov *iov;
819 
820 	iov = dinfo->cfg.iov;
821 
822 	iov->iov_page_size = IOV_READ(dinfo, PCIR_SRIOV_PAGE_SIZE, 4);
823 	iov->iov_ctl = IOV_READ(dinfo, PCIR_SRIOV_CTL, 2);
824 }
825 
826 /* Return true if child is a VF of the given PF. */
827 static int
pci_iov_is_child_vf(struct pcicfg_iov * pf,device_t child)828 pci_iov_is_child_vf(struct pcicfg_iov *pf, device_t child)
829 {
830 	struct pci_devinfo *vfinfo;
831 
832 	vfinfo = device_get_ivars(child);
833 
834 	if (!(vfinfo->cfg.flags & PCICFG_VF))
835 		return (0);
836 
837 	return (pf == vfinfo->cfg.iov);
838 }
839 
840 static int
pci_iov_delete_iov_children(struct pci_devinfo * dinfo)841 pci_iov_delete_iov_children(struct pci_devinfo *dinfo)
842 {
843 	device_t bus, dev, vf, *devlist;
844 	struct pcicfg_iov *iov;
845 	int i, error, devcount;
846 	uint32_t iov_ctl;
847 
848 	mtx_assert(&Giant, MA_OWNED);
849 
850 	iov = dinfo->cfg.iov;
851 	dev = dinfo->cfg.dev;
852 	bus = device_get_parent(dev);
853 	devlist = NULL;
854 
855 	iov->iov_flags |= IOV_BUSY;
856 
857 	error = device_get_children(bus, &devlist, &devcount);
858 
859 	if (error != 0)
860 		goto out;
861 
862 	for (i = 0; i < devcount; i++) {
863 		vf = devlist[i];
864 
865 		if (!pci_iov_is_child_vf(iov, vf))
866 			continue;
867 
868 		error = device_detach(vf);
869 		if (error != 0) {
870 			device_printf(dev,
871 			   "Could not disable SR-IOV: failed to detach VF %s\n",
872 			    device_get_nameunit(vf));
873 			goto out;
874 		}
875 	}
876 
877 	for (i = 0; i < devcount; i++) {
878 		vf = devlist[i];
879 
880 		if (pci_iov_is_child_vf(iov, vf))
881 			device_delete_child(bus, vf);
882 	}
883 	PCI_IOV_UNINIT(dev);
884 
885 	iov_ctl = IOV_READ(dinfo, PCIR_SRIOV_CTL, 2);
886 	iov_ctl &= ~(PCIM_SRIOV_VF_EN | PCIM_SRIOV_VF_MSE);
887 	IOV_WRITE(dinfo, PCIR_SRIOV_CTL, iov_ctl, 2);
888 	IOV_WRITE(dinfo, PCIR_SRIOV_NUM_VFS, 0, 2);
889 
890 	iov->iov_num_vfs = 0;
891 
892 	for (i = 0; i <= PCIR_MAX_BAR_0; i++) {
893 		if (iov->iov_bar[i].res != NULL) {
894 			pci_release_resource(bus, dev, SYS_RES_MEMORY,
895 			    iov->iov_pos + PCIR_SRIOV_BAR(i),
896 			    iov->iov_bar[i].res);
897 			pci_delete_resource(bus, dev, SYS_RES_MEMORY,
898 			    iov->iov_pos + PCIR_SRIOV_BAR(i));
899 			iov->iov_bar[i].res = NULL;
900 		}
901 	}
902 
903 	if (iov->iov_flags & IOV_RMAN_INITED) {
904 		rman_fini(&iov->rman);
905 		iov->iov_flags &= ~IOV_RMAN_INITED;
906 	}
907 
908 	error = 0;
909 out:
910 	free(devlist, M_TEMP);
911 	iov->iov_flags &= ~IOV_BUSY;
912 	return (error);
913 }
914 
915 static int
pci_iov_delete(struct cdev * cdev)916 pci_iov_delete(struct cdev *cdev)
917 {
918 	struct pci_devinfo *dinfo;
919 	struct pcicfg_iov *iov;
920 	int error;
921 
922 	mtx_lock(&Giant);
923 	dinfo = cdev->si_drv1;
924 	iov = dinfo->cfg.iov;
925 
926 	if ((iov->iov_flags & IOV_BUSY) != 0) {
927 		error = EBUSY;
928 		goto out;
929 	}
930 	if (iov->iov_num_vfs == 0) {
931 		error = ECHILD;
932 		goto out;
933 	}
934 
935 	error = pci_iov_delete_iov_children(dinfo);
936 
937 out:
938 	mtx_unlock(&Giant);
939 	return (error);
940 }
941 
942 static int
pci_iov_get_schema_ioctl(struct cdev * cdev,struct pci_iov_schema * output)943 pci_iov_get_schema_ioctl(struct cdev *cdev, struct pci_iov_schema *output)
944 {
945 	struct pci_devinfo *dinfo;
946 	void *packed;
947 	size_t output_len, size;
948 	int error;
949 
950 	packed = NULL;
951 
952 	mtx_lock(&Giant);
953 	dinfo = cdev->si_drv1;
954 	packed = nvlist_pack(dinfo->cfg.iov->iov_schema, &size);
955 	mtx_unlock(&Giant);
956 
957 	if (packed == NULL) {
958 		error = ENOMEM;
959 		goto fail;
960 	}
961 
962 	output_len = output->len;
963 	output->len = size;
964 	if (size <= output_len) {
965 		error = copyout(packed, output->schema, size);
966 
967 		if (error != 0)
968 			goto fail;
969 
970 		output->error = 0;
971 	} else
972 		/*
973 		 * If we return an error then the ioctl code won't copyout
974 		 * output back to userland, so we flag the error in the struct
975 		 * instead.
976 		 */
977 		output->error = EMSGSIZE;
978 
979 	error = 0;
980 
981 fail:
982 	free(packed, M_NVLIST);
983 
984 	return (error);
985 }
986 
987 static int
pci_iov_ioctl(struct cdev * dev,u_long cmd,caddr_t data,int fflag,struct thread * td)988 pci_iov_ioctl(struct cdev *dev, u_long cmd, caddr_t data, int fflag,
989     struct thread *td)
990 {
991 
992 	switch (cmd) {
993 	case IOV_CONFIG:
994 		return (pci_iov_config(dev, (struct pci_iov_arg *)data));
995 	case IOV_DELETE:
996 		return (pci_iov_delete(dev));
997 	case IOV_GET_SCHEMA:
998 		return (pci_iov_get_schema_ioctl(dev,
999 		    (struct pci_iov_schema *)data));
1000 	default:
1001 		return (EINVAL);
1002 	}
1003 }
1004 
1005 struct resource *
pci_vf_alloc_mem_resource(device_t dev,device_t child,int * rid,rman_res_t start,rman_res_t end,rman_res_t count,u_int flags)1006 pci_vf_alloc_mem_resource(device_t dev, device_t child, int *rid,
1007     rman_res_t start, rman_res_t end, rman_res_t count, u_int flags)
1008 {
1009 	struct pci_devinfo *dinfo;
1010 	struct pcicfg_iov *iov;
1011 	struct pci_map *map;
1012 	struct resource *res;
1013 	struct resource_list_entry *rle;
1014 	rman_res_t bar_start, bar_end;
1015 	pci_addr_t bar_length;
1016 	int error;
1017 
1018 	dinfo = device_get_ivars(child);
1019 	iov = dinfo->cfg.iov;
1020 
1021 	map = pci_find_bar(child, *rid);
1022 	if (map == NULL)
1023 		return (NULL);
1024 
1025 	bar_length = 1 << map->pm_size;
1026 	bar_start = map->pm_value;
1027 	bar_end = bar_start + bar_length - 1;
1028 
1029 	/* Make sure that the resource fits the constraints. */
1030 	if (bar_start >= end || bar_end <= bar_start || count != 1)
1031 		return (NULL);
1032 
1033 	/* Clamp the resource to the constraints if necessary. */
1034 	if (bar_start < start)
1035 		bar_start = start;
1036 	if (bar_end > end)
1037 		bar_end = end;
1038 	bar_length = bar_end - bar_start + 1;
1039 
1040 	res = rman_reserve_resource(&iov->rman, bar_start, bar_end,
1041 	    bar_length, flags, child);
1042 	if (res == NULL)
1043 		return (NULL);
1044 
1045 	rle = resource_list_add(&dinfo->resources, SYS_RES_MEMORY, *rid,
1046 	    bar_start, bar_end, 1);
1047 	if (rle == NULL) {
1048 		rman_release_resource(res);
1049 		return (NULL);
1050 	}
1051 
1052 	rman_set_rid(res, *rid);
1053 
1054 	if (flags & RF_ACTIVE) {
1055 		error = bus_activate_resource(child, SYS_RES_MEMORY, *rid, res);
1056 		if (error != 0) {
1057 			resource_list_delete(&dinfo->resources, SYS_RES_MEMORY,
1058 			    *rid);
1059 			rman_release_resource(res);
1060 			return (NULL);
1061 		}
1062 	}
1063 	rle->res = res;
1064 
1065 	return (res);
1066 }
1067 
1068 int
pci_vf_release_mem_resource(device_t dev,device_t child,int rid,struct resource * r)1069 pci_vf_release_mem_resource(device_t dev, device_t child, int rid,
1070     struct resource *r)
1071 {
1072 	struct pci_devinfo *dinfo;
1073 	struct resource_list_entry *rle;
1074 	int error;
1075 
1076 	dinfo = device_get_ivars(child);
1077 
1078 	if (rman_get_flags(r) & RF_ACTIVE) {
1079 		error = bus_deactivate_resource(child, SYS_RES_MEMORY, rid, r);
1080 		if (error != 0)
1081 			return (error);
1082 	}
1083 
1084 	rle = resource_list_find(&dinfo->resources, SYS_RES_MEMORY, rid);
1085 	if (rle != NULL) {
1086 		rle->res = NULL;
1087 		resource_list_delete(&dinfo->resources, SYS_RES_MEMORY,
1088 		    rid);
1089 	}
1090 
1091 	return (rman_release_resource(r));
1092 }
1093