Searched refs:fifo_base (Results 1 – 7 of 7) sorted by relevance
36 void __iomem *fifo_base; member141 if (!fmh_priv->fifo_base) in fifos_read()143 return readw(fmh_priv->fifo_base + register_num * fifo_reg_offset); in fifos_read()148 if (!fmh_priv->fifo_base) in fifos_write()150 writew(data, fmh_priv->fifo_base + register_num * fifo_reg_offset); in fifos_write()
1416 e_priv->fifo_base = ioremap(e_priv->dma_port_res->start, in fmh_gpib_attach_impl()1418 if (!e_priv->fifo_base) { in fmh_gpib_attach_impl()1479 if (e_priv->fifo_base) in fmh_gpib_detach()1485 if (e_priv->fifo_base) in fmh_gpib_detach()1486 iounmap(e_priv->fifo_base); in fmh_gpib_detach()1546 e_priv->fifo_base = ioremap(pci_resource_start(pci_device, in fmh_gpib_pci_attach_impl()1551 e_priv->fifo_base); in fmh_gpib_pci_attach_impl()1553 e_priv->fifo_base = NULL; in fmh_gpib_pci_attach_impl()1602 if (e_priv->fifo_base) in fmh_gpib_pci_detach()1608 if (e_priv->fifo_base) in fmh_gpib_pci_detach()[all …]
79 u32 fifo_base; member215 u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET; in mcasp_start_rx()255 u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET; in mcasp_start_tx()919 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET; in mcasp_common_hw_param()923 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET; in mcasp_common_hw_param()2387 mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE; in davinci_mcasp_probe()2391 mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE; in davinci_mcasp_probe()2487 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET; in davinci_mcasp_runtime_suspend()2491 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET; in davinci_mcasp_runtime_suspend()2513 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET; in davinci_mcasp_runtime_resume()[all …]
80 u32 *fifo_base; member194 priv->fifo_ptr = priv->fifo_base; in ps3vram_rewind_ring()204 iowrite32be(FIFO_BASE + FIFO_OFFSET + (priv->fifo_ptr - priv->fifo_base) in ps3vram_fire_ring()213 if ((priv->fifo_ptr - priv->fifo_base) * sizeof(u32) > in ps3vram_fire_ring()636 priv->fifo_base = (u32 *) (priv->xdr_buf + FIFO_OFFSET); in ps3vram_probe()637 priv->fifo_ptr = priv->fifo_base; in ps3vram_probe()
1131 void *fifo_base; in qcom_smd_create_channel() local1172 fifo_base = qcom_smem_get(edge->remote_pid, smem_fifo_item, &fifo_size); in qcom_smd_create_channel()1173 if (IS_ERR(fifo_base)) { in qcom_smd_create_channel()1174 ret = PTR_ERR(fifo_base); in qcom_smd_create_channel()1184 channel->tx_fifo = fifo_base; in qcom_smd_create_channel()1185 channel->rx_fifo = fifo_base + fifo_size; in qcom_smd_create_channel()
373 unsigned long fifo_base; /* RX FIFO base in SRAM */ member
3138 card->fifo_base = SAR_SRAM_FIFO_128_BASE; in init_sram()3156 card->fifo_base = SAR_SRAM_FIFO_32_BASE; in init_sram()3251 writel(card->fifo_size | (card->fifo_base << 2), in init_sram()