Home
last modified time | relevance | path

Searched refs:SCLK (Results 1 – 25 of 32) sorted by relevance

12

/linux-6.15/Documentation/iio/
H A Dad4000.rst62 +--------------------| SCLK |
87 +--------------------| SCLK |
104 +--------------------| SCLK |
130 +--------------------| SCLK |
H A Dad7944.rst43 +--------------------| SCLK |
67 +--------------------| SCLK |
87 +-------------------------+--------------------| SCLK |
H A Dad4695.rst44 | SCLK |<--------| SCLK |
65 | SCLK |<--------| SCLK |
H A Dad4030.rst86 | SCLK |<--------| SCLK |
/linux-6.15/drivers/spi/
H A Dspi-lm70llp.c66 #define SCLK 0x40 macro
116 parport_write_data(pp->port, data | SCLK); in clkHigh()
123 parport_write_data(pp->port, data & ~SCLK); in clkLow()
/linux-6.15/Documentation/devicetree/bindings/iio/resolver/
H A Dadi,ad2s90.yaml27 application of SCLK, as also specified. And since the delay is not
28 implemented in the spi code, to satisfy it, SCLK's period should be at
/linux-6.15/Documentation/devicetree/bindings/sound/
H A Dti,pcm512x.yaml37 description: A clock specifier for the clock connected as SCLK. If this is
55 external connection from the pll-out pin to the SCLK pin is assumed.
H A Dcs35l34.txt45 SCLK. Otherwise, data is on the falling edge of SCLK.
H A Dfsl,sgtl5000.yaml71 The SCLK pad strength. Possible values are: 0, 1, 2 and 3 as per the
/linux-6.15/include/dt-bindings/clock/
H A Dmicrochip,pic32-clock.h18 #define SCLK 7 macro
/linux-6.15/Documentation/devicetree/bindings/spi/
H A Dspi_oc_tiny.txt9 the input clock to SCLK.
H A Dspi-rockchip.yaml73 Nano seconds to delay after the SCLK edge before sampling Rx data
/linux-6.15/Documentation/hwmon/
H A Dlm70.rst45 the driver accesses the LM70 using SPI communication: 16 SCLK cycles
/linux-6.15/drivers/clk/microchip/
H A Dclk-pic32mzda.c210 clks[SCLK] = pic32_sys_clk_register(&sys_mux_clk, core); in pic32mzda_clk_probe()
/linux-6.15/Documentation/spi/
H A Dspi-lm70llp.rst45 D6 8 --> SCLK 3
H A Dspi-summary.rst183 All spiB.* devices share one physical SPI bus segment, with SCLK,
631 SCLK ___ ___ ___ ___ ___ ___ ___ ___
670 SCLK ___ ___ ___ ___ ___ ___ ___ ___
/linux-6.15/Documentation/devicetree/bindings/iio/adc/
H A Dadi,ad7606.yaml49 # edge of SCLK, while data is clocked out on DOUTA on the rising edge of
50 # SCLK". Also, even if not stated textually in the datasheet, it is made
H A Dadi,ad4000.yaml192 # chain mode has lower SCLK max rate
H A Dadi,ad7944.yaml162 # chain mode has lower SCLK max rate and doesn't work when TURBO is enabled
/linux-6.15/drivers/scsi/sym53c8xx_2/
H A Dsym_defs.h268 #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ macro
/linux-6.15/Documentation/input/devices/
H A Damijoy.rst102 the rising edge of SCLK. MLD output is used to parallel load
/linux-6.15/arch/arm/boot/dts/marvell/
H A Darmada-385-turris-omnia.dts588 /* MISO, MOSI, SCLK and CS2 are routed to pin header CN11 */
/linux-6.15/drivers/scsi/
H A Dncr53c8xx.h791 #define SCLK 0x80 /* Use the PCI clock as SCSI clock */ macro
/linux-6.15/drivers/gpu/drm/amd/pm/swsmu/smu12/
H A Drenoir_ppt.c117 CLK_MAP(SCLK, CLOCK_GFXCLK),
/linux-6.15/drivers/gpu/drm/amd/pm/swsmu/smu11/
H A Darcturus_ppt.c166 CLK_MAP(SCLK, PPCLK_GFXCLK),

12