Home
last modified time | relevance | path

Searched refs:NUM_BANKS (Results 1 – 19 of 19) sorted by relevance

/linux-6.15/drivers/gpu/drm/amd/amdgpu/
H A Dgfx_v6_0.c461 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
469 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
477 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
567 NUM_BANKS(ADDR_SURF_8_BANK); in gfx_v6_0_tiling_mode_table_init()
575 NUM_BANKS(ADDR_SURF_8_BANK); in gfx_v6_0_tiling_mode_table_init()
583 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
591 NUM_BANKS(ADDR_SURF_4_BANK); in gfx_v6_0_tiling_mode_table_init()
599 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
607 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
615 NUM_BANKS(ADDR_SURF_2_BANK); in gfx_v6_0_tiling_mode_table_init()
[all …]
H A Dgfx_v8_0.c2210 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2214 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2218 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2222 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2226 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2230 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2234 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2402 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2406 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
2410 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v8_0_tiling_mode_table_init()
[all …]
H A Dgfx_v7_0.c1148 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1152 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1176 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1180 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1327 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1331 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1335 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
1351 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1359 NUM_BANKS(ADDR_SURF_8_BANK)); in gfx_v7_0_tiling_mode_table_init()
1363 NUM_BANKS(ADDR_SURF_4_BANK)); in gfx_v7_0_tiling_mode_table_init()
[all …]
H A Dcikd.h206 # define NUM_BANKS(x) ((x) << 6) macro
H A Dsdma_v4_4_2.c166 val = REG_SET_FIELD(val, SDMA_GB_ADDR_CONFIG, NUM_BANKS, 4); in sdma_v4_4_2_inst_init_golden_registers()
172 val = REG_SET_FIELD(val, SDMA_GB_ADDR_CONFIG_READ, NUM_BANKS, in sdma_v4_4_2_inst_init_golden_registers()
H A Ddce_v8_0.c1932 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v8_0_crtc_do_set_base()
H A Ddce_v6_0.c2014 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v6_0_crtc_do_set_base()
H A Ddce_v10_0.c1993 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v10_0_crtc_do_set_base()
H A Ddce_v11_0.c2043 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in dce_v11_0_crtc_do_set_base()
H A Dgfx_v9_4_3.c940 NUM_BANKS); in gfx_v9_4_3_gpu_early_init()
H A Dgfx_v9_0.c2127 NUM_BANKS); in gfx_v9_0_gpu_early_init()
/linux-6.15/drivers/gpu/drm/radeon/
H A Dsi.c2500 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2509 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2518 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2527 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2536 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2545 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2554 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2563 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2572 NUM_BANKS(ADDR_SURF_16_BANK) | in si_tiling_mode_table_init()
2698 NUM_BANKS(ADDR_SURF_8_BANK) | in si_tiling_mode_table_init()
[all …]
H A Dcik.c2598 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2602 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
2606 NUM_BANKS(ADDR_SURF_2_BANK)); in cik_tiling_mode_table_init()
2626 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2630 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
2634 NUM_BANKS(ADDR_SURF_2_BANK)); in cik_tiling_mode_table_init()
2827 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2831 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
2855 NUM_BANKS(ADDR_SURF_8_BANK)); in cik_tiling_mode_table_init()
2859 NUM_BANKS(ADDR_SURF_4_BANK)); in cik_tiling_mode_table_init()
[all …]
H A Dsid.h1221 # define NUM_BANKS(x) ((x) << 20) macro
H A Dcikd.h1275 # define NUM_BANKS(x) ((x) << 6) macro
/linux-6.15/drivers/gpu/drm/amd/display/dc/hubp/dcn10/
H A Ddcn10_hubp.h269 HUBP_SF(HUBP0_DCSURF_ADDR_CONFIG, NUM_BANKS, mask_sh),\
467 type NUM_BANKS;\
H A Ddcn10_hubp.c150 NUM_BANKS, log_2(info->gfx9.num_banks), in hubp1_program_tiling()
/linux-6.15/drivers/gpu/drm/amd/display/amdgpu_dm/
H A Damdgpu_dm_plane.c191 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS); in amdgpu_dm_plane_fill_gfx8_tiling_info_from_flags()
/linux-6.15/drivers/gpu/drm/amd/include/
H A Dnavi10_enum.h1549 typedef enum NUM_BANKS { enum
1555 } NUM_BANKS; typedef