Home
last modified time | relevance | path

Searched refs:GICD_CTLR (Results 1 – 5 of 5) sorted by relevance

/linux-6.15/tools/testing/selftests/kvm/lib/arm64/
H A Dgic_v3.c47 while (readl(GICD_BASE_GVA + GICD_CTLR) & GICD_CTLR_RWP) { in gicv3_gicd_wait_for_rwp()
340 writel(0, GICD_BASE_GVA + GICD_CTLR); in gicv3_dist_init()
363 GICD_CTLR_ENABLE_G1, GICD_BASE_GVA + GICD_CTLR); in gicv3_dist_init()
/linux-6.15/arch/arm64/kvm/vgic/
H A Dvgic-mmio-v3.c71 case GICD_CTLR: in vgic_mmio_read_v3_misc()
111 case GICD_CTLR: { in vgic_mmio_write_v3_misc()
179 case GICD_CTLR: in vgic_mmio_uaccess_write_v3_misc()
600 REGISTER_DESC_WITH_LENGTH_UACCESS(GICD_CTLR,
/linux-6.15/tools/testing/selftests/kvm/include/arm64/
H A Dgic_v3.h13 #define GICD_CTLR 0x0000 macro
114 #define GICR_CTLR GICD_CTLR
/linux-6.15/drivers/irqchip/
H A Dirq-gic-v3.c159 return readl_relaxed(gic_data.dist_base + GICD_CTLR) & GICD_CTLR_DS; in gic_dist_security_disabled()
176 val = readl_relaxed(gic_data.dist_base + GICD_CTLR); in gic_prio_init()
178 writel_relaxed(val, gic_data.dist_base + GICD_CTLR); in gic_prio_init()
349 ret = readl_relaxed_poll_timeout_atomic(base + GICD_CTLR, val, !(val & bit), in gic_do_wait_for_rwp()
980 writel_relaxed(0, base + GICD_CTLR); in gic_dist_init()
1018 writel_relaxed(val, base + GICD_CTLR); in gic_dist_init()
/linux-6.15/include/linux/irqchip/
H A Darm-gic-v3.h13 #define GICD_CTLR 0x0000 macro
114 #define GICR_CTLR GICD_CTLR