| /freebsd-14.2/contrib/llvm-project/llvm/lib/Target/X86/MCTargetDesc/ |
| H A D | X86BaseInfo.h | 109 AddSub, // ADD, SUB enumerator 251 return FirstMacroFusionInstKind::AddSub; in classifyFirstOpcodeInMacroFusion() 311 case X86::FirstMacroFusionInstKind::AddSub: in isMacroFused()
|
| /freebsd-14.2/contrib/llvm-project/llvm/lib/Target/ARM/ |
| H A D | ARMISelDAGToDAG.cpp | 731 ARM_AM::AddrOpc AddSub = ARM_AM::add; in SelectLdStSOReg() local 733 AddSub = ARM_AM::sub; in SelectLdStSOReg() 836 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) in SelectAddrMode2OffsetReg() local 872 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) in SelectAddrMode2OffsetImmPre() local 876 if (AddSub == ARM_AM::sub) Val *= -1; in SelectAddrMode2OffsetImmPre() 892 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC) in SelectAddrMode2OffsetImm() local 897 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val, in SelectAddrMode2OffsetImm() 948 ARM_AM::AddrOpc AddSub = ARM_AM::add; in SelectAddrMode3() local 950 AddSub = ARM_AM::sub; in SelectAddrMode3() 1018 ARM_AM::AddrOpc AddSub = ARM_AM::add; in IsAddressingMode5() local [all …]
|
| H A D | ARMLoadStoreOptimizer.cpp | 1521 ARM_AM::AddrOpc AddSub = Offset < 0 ? ARM_AM::sub : ARM_AM::add; in MergeBaseUpdateLoadStore() local 1555 int Imm = ARM_AM::getAM2Opc(AddSub, abs(Offset), ARM_AM::no_shift); in MergeBaseUpdateLoadStore() 1585 int Imm = ARM_AM::getAM2Opc(AddSub, abs(Offset), ARM_AM::no_shift); in MergeBaseUpdateLoadStore() 2301 ARM_AM::AddrOpc AddSub = ARM_AM::add; in CanFormLdStDWord() local 2303 AddSub = ARM_AM::sub; in CanFormLdStDWord() 2309 Offset = ARM_AM::getAM3Opc(AddSub, OffImm); in CanFormLdStDWord()
|
| /freebsd-14.2/contrib/llvm-project/llvm/lib/Transforms/InstCombine/ |
| H A D | InstCombineCalls.cpp | 1140 BinaryOperator *AddSub; in matchSAddSubSat() local 1143 if (!match(MinMax2, m_SMax(m_BinOp(AddSub), m_APInt(MinValue)))) in matchSAddSubSat() 1147 if (!match(MinMax2, m_SMin(m_BinOp(AddSub), m_APInt(MaxValue)))) in matchSAddSubSat() 1164 if (!MinMax2->hasOneUse() || !AddSub->hasOneUse()) in matchSAddSubSat() 1171 if (AddSub->getOpcode() == Instruction::Add) in matchSAddSubSat() 1173 else if (AddSub->getOpcode() == Instruction::Sub) in matchSAddSubSat() 1180 if (ComputeMaxSignificantBits(AddSub->getOperand(0), 0, AddSub) > in matchSAddSubSat() 1182 ComputeMaxSignificantBits(AddSub->getOperand(1), 0, AddSub) > NewBitWidth) in matchSAddSubSat() 1187 Value *AT = Builder.CreateTrunc(AddSub->getOperand(0), NewTy); in matchSAddSubSat() 1188 Value *BT = Builder.CreateTrunc(AddSub->getOperand(1), NewTy); in matchSAddSubSat()
|
| /freebsd-14.2/contrib/llvm-project/llvm/lib/Target/ARM/AsmParser/ |
| H A D | ARMAsmParser.cpp | 2949 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; in addAddrMode2Operands() local 2955 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); in addAddrMode2Operands() 2974 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; in addAM2OffsetImmOperands() local 2978 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift); in addAM2OffsetImmOperands() 3008 Val = ARM_AM::getAM3Opc(AddSub, Val); in addAddrMode3Operands() 3034 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; in addAM3OffsetOperands() local 3038 Val = ARM_AM::getAM3Opc(AddSub, Val); in addAM3OffsetOperands() 3060 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; in addAddrMode5Operands() local 3066 Val = ARM_AM::getAM5Opc(AddSub, Val); in addAddrMode5Operands() 3089 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add; in addAddrMode5FP16Operands() local [all …]
|
| /freebsd-14.2/contrib/llvm-project/llvm/lib/Target/AArch64/ |
| H A D | SVEInstrFormats.td | 222 def SVEAddSubImmOperand8 : SVEShiftedImmOperand<8, "AddSub", "isSVEAddSubImm<int8_t>">; 223 def SVEAddSubImmOperand16 : SVEShiftedImmOperand<16, "AddSub", "isSVEAddSubImm<int16_t>">; 224 def SVEAddSubImmOperand32 : SVEShiftedImmOperand<32, "AddSub", "isSVEAddSubImm<int32_t>">; 225 def SVEAddSubImmOperand64 : SVEShiftedImmOperand<64, "AddSub", "isSVEAddSubImm<int64_t>">;
|
| H A D | AArch64InstrInfo.td | 2008 defm ADD : AddSub<0, "add", "sub", add>; 2009 defm SUB : AddSub<1, "sub", "add">;
|
| H A D | AArch64InstrFormats.td | 2902 multiclass AddSub<bit isSub, string mnemonic, string alias,
|
| /freebsd-14.2/contrib/llvm-project/llvm/lib/Target/X86/ |
| H A D | X86ISelLowering.cpp | 8743 if (SDValue AddSub = lowerToAddSubOrFMAddSub(BV, Subtarget, DAG)) in LowerBUILD_VECTOR() local 8744 return AddSub; in LowerBUILD_VECTOR() 40855 if (SDValue AddSub = combineShuffleToAddSubOrFMAddSub(N, Subtarget, DAG)) in combineShuffle() local 40856 return AddSub; in combineShuffle()
|