Home
last modified time | relevance | path

Searched refs:dmar_write4 (Results 1 – 5 of 5) sorted by relevance

/f-stack/freebsd/x86/iommu/
H A Dintel_fault.c121 dmar_write4(unit, DMAR_FSTS_REG, clear); in dmar_fault_intr_clear()
148 dmar_write4(unit, frir + 12, DMAR_FRCD2_F32); in dmar_fault_intr()
180 dmar_write4(unit, DMAR_FSTS_REG, DMAR_FSTS_PFO); in dmar_fault_intr()
257 dmar_write4(unit, frir + 12, DMAR_FRCD2_F32); in dmar_clear_faults()
260 dmar_write4(unit, DMAR_FSTS_REG, fsts); in dmar_clear_faults()
319 dmar_write4(unit, DMAR_FECTL_REG, fectl); in dmar_enable_fault_intr()
329 dmar_write4(unit, DMAR_FECTL_REG, fectl | DMAR_FECTL_IM); in dmar_disable_fault_intr()
H A Dintel_qi.c81 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_enable_qi()
94 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_disable_qi()
105 dmar_write4(unit, DMAR_IQT_REG, unit->inv_queue_tail); in dmar_qi_advance_tail()
363 dmar_write4(unit, DMAR_ICS_REG, ics); in dmar_qi_task()
417 dmar_write4(unit, DMAR_ICS_REG, ics); in dmar_init_qi()
465 dmar_write4(unit, DMAR_IECTL_REG, iectl); in dmar_enable_qi_intr()
477 dmar_write4(unit, DMAR_IECTL_REG, iectl | DMAR_IECTL_IM); in dmar_disable_qi_intr()
H A Dintel_utils.c416 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd | DMAR_GCMD_SRTP); in dmar_load_root_entry_ptr()
487 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd | DMAR_GCMD_WBF); in dmar_flush_write_bufs()
500 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_enable_translation()
513 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_disable_translation()
535 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd | DMAR_GCMD_SIRTP); in dmar_load_irt_ptr()
549 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_enable_ir()
562 dmar_write4(unit, DMAR_GCMD_REG, unit->hw_gcmd); in dmar_disable_ir()
H A Dintel_drv.c321 dmar_write4(unit, dmd->msi_data_reg, msi_data); in dmar_alloc_irq()
322 dmar_write4(unit, dmd->msi_addr_reg, msi_addr); in dmar_alloc_irq()
324 dmar_write4(unit, dmd->msi_uaddr_reg, msi_addr >> 32); in dmar_alloc_irq()
361 dmar_write4(unit, dmd->msi_data_reg, msi_data); in dmar_remap_intr()
362 dmar_write4(unit, dmd->msi_addr_reg, msi_addr); in dmar_remap_intr()
363 dmar_write4(unit, dmd->msi_uaddr_reg, msi_addr >> 32); in dmar_remap_intr()
H A Dintel_dmar.h323 dmar_write4(const struct dmar_unit *unit, int reg, uint32_t val) in dmar_write4() function