Home
last modified time | relevance | path

Searched refs:cfgreg (Results 1 – 2 of 2) sorted by relevance

/f-stack/freebsd/mips/mediatek/
H A Dmtk_spi_v1.c253 int div, clk, cfgreg; in mtk_spi_transfer() local
267 cfgreg = MSBFIRST; in mtk_spi_transfer()
272 cfgreg |= SPICLKPOL | TX_ON_CLK_FALL; in mtk_spi_transfer()
275 cfgreg |= TX_ON_CLK_FALL; in mtk_spi_transfer()
278 cfgreg |= CAPT_ON_CLK_FALL; in mtk_spi_transfer()
297 SPI_WRITE(sc, MTK_SPICFG, cfgreg | clk); in mtk_spi_transfer()
/f-stack/freebsd/arm/nvidia/
H A Dtegra_gpio.c116 uint32_t cfgreg; member
390 return (tgi->cfgreg & GPIO_INT_LVL_EDGE); in tegra_gpio_isrc_is_level()
448 sc->isrcs[irq].cfgreg = 0; in tegra_gpio_pic_attach()
644 uint32_t cfgreg; in tegra_gpio_pic_setup_intr() local
661 &cfgreg); in tegra_gpio_pic_setup_intr()
667 dag->gpio_pin_flags, dag->gpio_intr_mode, &irq, &cfgreg); in tegra_gpio_pic_setup_intr()
678 return (tgi->cfgreg == cfgreg ? 0 : EINVAL); in tegra_gpio_pic_setup_intr()
680 tgi->cfgreg = cfgreg; in tegra_gpio_pic_setup_intr()
681 intr_write_modify(sc, GPIO_INT_LVL, tgi, cfgreg, GPIO_INT_LVL_MASK); in tegra_gpio_pic_setup_intr()