1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3 * 4 * Copyright (c) 2003-2012 Broadcom Corporation 5 * All Rights Reserved 6 * 7 * Redistribution and use in source and binary forms, with or without 8 * modification, are permitted provided that the following conditions 9 * are met: 10 * 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in 15 * the documentation and/or other materials provided with the 16 * distribution. 17 * 18 * THIS SOFTWARE IS PROVIDED BY BROADCOM ``AS IS'' AND ANY EXPRESS OR 19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 20 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL BROADCOM OR CONTRIBUTORS BE LIABLE 22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR 25 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, 26 * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE 27 * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN 28 * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 29 * 30 * $FreeBSD$ 31 */ 32 #ifndef __NLM_XAUI_H__ 33 #define __NLM_XAUI_H__ 34 35 /** 36 * @file_name xaui.h 37 * @author Netlogic Microsystems 38 * @brief Basic definitions of XLP XAUI ports 39 */ 40 #define XAUI_CONFIG0(block) NAE_REG(block, 4, 0x00) 41 #define XAUI_CONFIG1(block) NAE_REG(block, 4, 0x01) 42 #define XAUI_CONFIG2(block) NAE_REG(block, 4, 0x02) 43 #define XAUI_CONFIG3(block) NAE_REG(block, 4, 0x03) 44 /* 45 #define XAUI_MAC_ADDR0_LO(block) NAE_REG(block, 4, 0x04) 46 #define XAUI_MAC_ADDR0_HI(block) NAE_REG(block, 4, 0x05) 47 */ 48 #define XAUI_MAX_FRAME_LEN(block) NAE_REG(block, 4, 0x08) 49 #define XAUI_REVISION_LVL(block) NAE_REG(block, 4, 0x0b) 50 #define XAUI_MII_MGMT_CMD(block) NAE_REG(block, 4, 0x10) 51 #define XAUI_MII_MGMT_FIELD(block) NAE_REG(block, 4, 0x11) 52 #define XAUI_MII_MGMT_CFG(block) NAE_REG(block, 4, 0x12) 53 #define XAUI_MIIM_LINK_FALL_VEC(block) NAE_REG(block, 4, 0x13) 54 #define XAUI_MII_MGMT_IND(block) NAE_REG(block, 4, 0x14) 55 #define XAUI_STATS_MLR(block) NAE_REG(block, 4, 0x1f) 56 #define XAUI_STATS_TR64(block) NAE_REG(block, 4, 0x20) 57 #define XAUI_STATS_TR127(block) NAE_REG(block, 4, 0x21) 58 #define XAUI_STATS_TR255(block) NAE_REG(block, 4, 0x22) 59 #define XAUI_STATS_TR511(block) NAE_REG(block, 4, 0x23) 60 #define XAUI_STATS_TR1K(block) NAE_REG(block, 4, 0x24) 61 #define XAUI_STATS_TRMAX(block) NAE_REG(block, 4, 0x25) 62 #define XAUI_STATS_TRMGV(block) NAE_REG(block, 4, 0x26) 63 #define XAUI_STATS_RBYT(block) NAE_REG(block, 4, 0x27) 64 #define XAUI_STATS_RPKT(block) NAE_REG(block, 4, 0x28) 65 #define XAUI_STATS_RFCS(block) NAE_REG(block, 4, 0x29) 66 #define XAUI_STATS_RMCA(block) NAE_REG(block, 4, 0x2a) 67 #define XAUI_STATS_RBCA(block) NAE_REG(block, 4, 0x2b) 68 #define XAUI_STATS_RXCF(block) NAE_REG(block, 4, 0x2c) 69 #define XAUI_STATS_RXPF(block) NAE_REG(block, 4, 0x2d) 70 #define XAUI_STATS_RXUO(block) NAE_REG(block, 4, 0x2e) 71 #define XAUI_STATS_RALN(block) NAE_REG(block, 4, 0x2f) 72 #define XAUI_STATS_RFLR(block) NAE_REG(block, 4, 0x30) 73 #define XAUI_STATS_RCDE(block) NAE_REG(block, 4, 0x31) 74 #define XAUI_STATS_RCSE(block) NAE_REG(block, 4, 0x32) 75 #define XAUI_STATS_RUND(block) NAE_REG(block, 4, 0x33) 76 #define XAUI_STATS_ROVR(block) NAE_REG(block, 4, 0x34) 77 #define XAUI_STATS_RFRG(block) NAE_REG(block, 4, 0x35) 78 #define XAUI_STATS_RJBR(block) NAE_REG(block, 4, 0x36) 79 #define XAUI_STATS_TBYT(block) NAE_REG(block, 4, 0x38) 80 #define XAUI_STATS_TPKT(block) NAE_REG(block, 4, 0x39) 81 #define XAUI_STATS_TMCA(block) NAE_REG(block, 4, 0x3a) 82 #define XAUI_STATS_TBCA(block) NAE_REG(block, 4, 0x3b) 83 #define XAUI_STATS_TXPF(block) NAE_REG(block, 4, 0x3c) 84 #define XAUI_STATS_TDFR(block) NAE_REG(block, 4, 0x3d) 85 #define XAUI_STATS_TEDF(block) NAE_REG(block, 4, 0x3e) 86 #define XAUI_STATS_TSCL(block) NAE_REG(block, 4, 0x3f) 87 #define XAUI_STATS_TMCL(block) NAE_REG(block, 4, 0x40) 88 #define XAUI_STATS_TLCL(block) NAE_REG(block, 4, 0x41) 89 #define XAUI_STATS_TXCL(block) NAE_REG(block, 4, 0x42) 90 #define XAUI_STATS_TNCL(block) NAE_REG(block, 4, 0x43) 91 #define XAUI_STATS_TJBR(block) NAE_REG(block, 4, 0x46) 92 #define XAUI_STATS_TFCS(block) NAE_REG(block, 4, 0x47) 93 #define XAUI_STATS_TXCF(block) NAE_REG(block, 4, 0x48) 94 #define XAUI_STATS_TOVR(block) NAE_REG(block, 4, 0x49) 95 #define XAUI_STATS_TUND(block) NAE_REG(block, 4, 0x4a) 96 #define XAUI_STATS_TFRG(block) NAE_REG(block, 4, 0x4b) 97 #define XAUI_STATS_CAR1(block) NAE_REG(block, 4, 0x4c) 98 #define XAUI_STATS_CAR2(block) NAE_REG(block, 4, 0x4d) 99 #define XAUI_STATS_CAM1(block) NAE_REG(block, 4, 0x4e) 100 #define XAUI_STATS_CAM2(block) NAE_REG(block, 4, 0x4f) 101 #define XAUI_MAC_ADDR0_LO(block) NAE_REG(block, 4, 0x50) 102 #define XAUI_MAC_ADDR0_HI(block) NAE_REG(block, 4, 0x51) 103 #define XAUI_MAC_ADDR1_LO(block) NAE_REG(block, 4, 0x52) 104 #define XAUI_MAC_ADDR1_HI(block) NAE_REG(block, 4, 0x53) 105 #define XAUI_MAC_ADDR2_LO(block) NAE_REG(block, 4, 0x54) 106 #define XAUI_MAC_ADDR2_HI(block) NAE_REG(block, 4, 0x55) 107 #define XAUI_MAC_ADDR3_LO(block) NAE_REG(block, 4, 0x56) 108 #define XAUI_MAC_ADDR3_HI(block) NAE_REG(block, 4, 0x57) 109 #define XAUI_MAC_ADDR_MASK0_LO(block) NAE_REG(block, 4, 0x58) 110 #define XAUI_MAC_ADDR_MASK0_HI(block) NAE_REG(block, 4, 0x59) 111 #define XAUI_MAC_ADDR_MASK1_LO(block) NAE_REG(block, 4, 0x5a) 112 #define XAUI_MAC_ADDR_MASK1_HI(block) NAE_REG(block, 4, 0x5b) 113 #define XAUI_MAC_FILTER_CFG(block) NAE_REG(block, 4, 0x5c) 114 #define XAUI_HASHTBL_VEC_B31_0(block) NAE_REG(block, 4, 0x60) 115 #define XAUI_HASHTBL_VEC_B63_32(block) NAE_REG(block, 4, 0x61) 116 #define XAUI_HASHTBL_VEC_B95_64(block) NAE_REG(block, 4, 0x62) 117 #define XAUI_HASHTBL_VEC_B127_96(block) NAE_REG(block, 4, 0x63) 118 #define XAUI_HASHTBL_VEC_B159_128(block) NAE_REG(block, 4, 0x64) 119 #define XAUI_HASHTBL_VEC_B191_160(block) NAE_REG(block, 4, 0x65) 120 #define XAUI_HASHTBL_VEC_B223_192(block) NAE_REG(block, 4, 0x66) 121 #define XAUI_HASHTBL_VEC_B255_224(block) NAE_REG(block, 4, 0x67) 122 #define XAUI_HASHTBL_VEC_B287_256(block) NAE_REG(block, 4, 0x68) 123 #define XAUI_HASHTBL_VEC_B319_288(block) NAE_REG(block, 4, 0x69) 124 #define XAUI_HASHTBL_VEC_B351_320(block) NAE_REG(block, 4, 0x6a) 125 #define XAUI_HASHTBL_VEC_B383_352(block) NAE_REG(block, 4, 0x6b) 126 #define XAUI_HASHTBL_VEC_B415_384(block) NAE_REG(block, 4, 0x6c) 127 #define XAUI_HASHTBL_VEC_B447_416(block) NAE_REG(block, 4, 0x6d) 128 #define XAUI_HASHTBL_VEC_B479_448(block) NAE_REG(block, 4, 0x6e) 129 #define XAUI_HASHTBL_VEC_B511_480(block) NAE_REG(block, 4, 0x6f) 130 131 #define XAUI_NETIOR_XGMAC_MISC0(block) NAE_REG(block, 4, 0x76) 132 #define XAUI_NETIOR_RX_ABORT_DROP_COUNT(block) NAE_REG(block, 4, 0x77) 133 #define XAUI_NETIOR_MACCTRL_PAUSE_QUANTA(block) NAE_REG(block, 4, 0x78) 134 #define XAUI_NETIOR_MACCTRL_OPCODE(block) NAE_REG(block, 4, 0x79) 135 #define XAUI_NETIOR_MAC_DA_H(block) NAE_REG(block, 4, 0x7a) 136 #define XAUI_NETIOR_MAC_DA_L(block) NAE_REG(block, 4, 0x7b) 137 #define XAUI_NETIOR_XGMAC_STAT(block) NAE_REG(block, 4, 0x7c) 138 #define XAUI_NETIOR_XGMAC_CTRL3(block) NAE_REG(block, 4, 0x7d) 139 #define XAUI_NETIOR_XGMAC_CTRL2(block) NAE_REG(block, 4, 0x7e) 140 #define XAUI_NETIOR_XGMAC_CTRL1(block) NAE_REG(block, 4, 0x7f) 141 142 #define LANE_RX_CLK (1 << 0) 143 #define LANE_TX_CLK (1 << 6) 144 145 #define XAUI_LANE_FAULT 0x400 146 #define XAUI_CONFIG_0 0 147 148 #define XAUI_CONFIG_MACRST 0x80000000 149 #define XAUI_CONFIG_RSTRCTL 0x00400000 150 #define XAUI_CONFIG_RSTRFN 0x00200000 151 #define XAUI_CONFIG_RSTTCTL 0x00040000 152 #define XAUI_CONFIG_RSTTFN 0x00020000 153 #define XAUI_CONFIG_RSTMIIM 0x00010000 154 155 #define XAUI_CONFIG_1 1 156 157 #define XAUI_CONFIG_TCTLEN 0x80000000 158 #define XAUI_CONFIG_TFEN 0x40000000 159 #define XAUI_CONFIG_RCTLEN 0x20000000 160 #define XAUI_CONFIG_RFEN 0x10000000 161 #define XAUI_CONFIG_DRPLT64 0x00000020 162 #define XAUI_CONFIG_LENCHK 0x00000008 163 #define XAUI_CONFIG_GENFCS 0x00000004 164 #define XAUI_CONFIG_PAD_0 0x00000000 165 #define XAUI_CONFIG_PAD_64 0x00000001 166 #define XAUI_CONFIG_PAD_COND 0x00000002 167 #define XAUI_CONFIG_PAD_68 0x00000003 168 169 #define XAUI_PHY_CTRL_1 0x00 170 171 #define NETIOR_XGMAC_CTRL1 0x7F 172 #define NETIOR_XGMAC_CTRL3 0x7D 173 174 #define NETIOR_XGMAC_VLAN_DC_POS 28 175 #define NETIOR_XGMAC_PHYADDR_POS 23 176 #define NETIOR_XGMAC_DEVID_POS 18 177 #define NETIOR_XGMAC_STATS_EN_POS 17 178 #define NETIOR_XGMAC_TX_PFC_EN_POS 14 179 #define NETIOR_XGMAC_RX_PFC_EN_POS 13 180 #define NETIOR_XGMAC_SOFT_RST_POS 11 181 #define NETIOR_XGMAC_TX_PAUSE_POS 10 182 183 #define NETIOR_XGMAC_STATS_CLR_POS 16 184 185 #if !defined(LOCORE) && !defined(__ASSEMBLY__) 186 187 void nlm_xaui_pcs_init(uint64_t, int); 188 void nlm_nae_setup_rx_mode_xaui(uint64_t, int, int, int, int, int, int, int); 189 void nlm_nae_setup_mac_addr_xaui(uint64_t, int, int, int, unsigned char *); 190 void nlm_config_xaui_mtu(uint64_t, int, int, int); 191 void nlm_config_xaui(uint64_t, int, int, int, int); 192 193 #endif /* !(LOCORE) && !(__ASSEMBLY__) */ 194 195 #endif 196