Home
last modified time | relevance | path

Searched refs:Pin (Results 1 – 25 of 97) sorted by relevance

1234

/f-stack/freebsd/contrib/device-tree/src/arm64/freescale/
H A Dimx8mq-nitrogen.dts218 MX8MQ_IOMUXC_SAI1_RXFS_GPIO4_IO0 0x19 /* Pin 19 */
219 MX8MQ_IOMUXC_SAI1_RXC_GPIO4_IO1 0x19 /* Pin 21 */
220 MX8MQ_IOMUXC_SAI1_RXD1_GPIO4_IO3 0x19 /* Pin 23 */
221 MX8MQ_IOMUXC_SAI1_RXD2_GPIO4_IO4 0x19 /* Pin 25 */
222 MX8MQ_IOMUXC_SAI1_RXD3_GPIO4_IO5 0x19 /* Pin 27 */
223 MX8MQ_IOMUXC_SAI1_RXD4_GPIO4_IO6 0x19 /* Pin 29 */
224 MX8MQ_IOMUXC_SAI1_RXD5_GPIO4_IO7 0x19 /* Pin 31 */
259 /* J13 Pin 2, WL_WAKE */
261 /* J13 Pin 4, WL_IRQ, not needed for Silex */
265 /* J13 Pin 41, BT_CLK_REQ */
[all …]
/f-stack/freebsd/mips/conf/
H A DWZR-HPAG300H.hints95 # Pin 1 - SCK
96 # Pin 2 - SDA
98 # Pin 4 -
103 # Pin 9 -
104 # Pin 10 -
106 # Pin 12 - CS0
107 # Pin 13 - CS1
108 # Pin 14 -
109 # Pin 15 -
110 # Pin 16 -
[all …]
H A DROUTERSTATION.hints35 # GPIO 0: Pin 1
36 # GPIO 1: Pin 2
38 # GPIO 3: Pin 3
39 # GPIO 4: Pin 4
40 # GPIO 5: Pin 5
41 # GPIO 6: Pin 6
42 # GPIO 7: Pin 7
H A DWZR-300HP.hints130 # Pin 1 - SCK
131 # Pin 2 - SDA
132 # Pin 3 - test 2
133 # Pin 4 - test 3
134 # Pin 5 - USB (LED Blue)
135 # Pin 6 - test a
140 # Pin 11 - test a
141 # Pin 12 - test a
142 # Pin 13 - test a
144 # Pin 15 - test a
[all …]
H A DRSPRO.hints36 # GPIO 0: Pin 1
37 # GPIO 1: Pin 2
39 # GPIO 3: Pin 3
40 # GPIO 4: Pin 4
41 # GPIO 5: Pin 5
42 # GPIO 6: Pin 6
43 # GPIO 7: Pin 7
H A DDIR-825B1.hints83 # Pin 1 - USB (LED blue) --> works
84 # Pin 2 - Power (LED orange) --> works
85 # Pin 3 - Power (LED blue) --> works
86 # Pin 4 - Button (RESET) --> works
87 # Pin 5 - WPS (LED blue) --> works
88 # Pin 6 - RTL8366RB switch data line
89 # Pin 7 - Planet (LED orange)--> works
90 # Pin 8 - RTL8366RB switch clock line
92 # Pin 10 - N/C
93 # Pin 11 - N/C
[all …]
H A DTP-WN1043ND.hints93 # Pin 3 - Reset (input)
94 # Pin 5 - QSS (LED)
95 # Pin 7 - QSS Button (input)
96 # Pin 8 - wired into the chip reset line
97 # Pin 9 - WLAN
98 # Pin 10 - UART TX (not GPIO)
99 # Pin 13 - UART RX (not GPIO)
100 # Pin 18 - RTL8366RB switch data line
101 # Pin 19 - RTL8366RB switch clock line
102 # Pin 20 - "GPIO20"
H A DPICOSTATION_M2HP.hints42 # Pin 0: red led (sig1)
43 # Pin 1: yellow led (sig2)
44 # Pin 11: green len (sig3)
45 # Pin 7: green len (sig4)
46 # Pin 12: Reset switch
H A DROCKET_M2HP.hints42 # Pin 0: red led (sig1)
43 # Pin 1: yellow led (sig2)
44 # Pin 11: green len (sig3)
45 # Pin 7: green len (sig4)
46 # Pin 12: Reset switch
/f-stack/freebsd/contrib/device-tree/src/arm64/hisilicon/
H A Dhi6220-hikey.dts384 "GPIO-A", /* LSEC Pin 23: GPIO2_0 */
385 "GPIO-B", /* LSEC Pin 24: GPIO2_1 */
386 "GPIO-C", /* LSEC Pin 25: GPIO2_2 */
387 "GPIO-D", /* LSEC Pin 26: GPIO2_3 */
388 "GPIO-E", /* LSEC Pin 27: GPIO2_4 */
390 "GPIO-H"; /* LSEC Pin 30: GPIO2_7 */
414 "[SPI0_DIN]", /* Pin 10: SPI0_DI */
415 "[SPI0_DOUT]", /* Pin 14: SPI0_DO */
416 "[SPI0_CS]", /* Pin 12: SPI0_CS_N */
417 "[SPI0_SCLK]", /* Pin 8: SPI0_SCLK */
[all …]
/f-stack/freebsd/contrib/device-tree/src/arm/
H A Dmeson8b-odroidc1.dts239 "J2 Header Pin 35", "J2 Header Pin 36",
240 "J2 Header Pin 32", "J2 Header Pin 31",
241 "J2 Header Pin 29", "J2 Header Pin 18",
242 "J2 Header Pin 22", "J2 Header Pin 16",
243 "J2 Header Pin 23", "J2 Header Pin 21",
244 "J2 Header Pin 19", "J2 Header Pin 33",
245 "J2 Header Pin 8", "J2 Header Pin 10",
246 "J2 Header Pin 15", "J2 Header Pin 13",
247 "J2 Header Pin 24", "J2 Header Pin 26",
250 "J2 Header Pin 7", "", "J2 Header Pin 12",
[all …]
/f-stack/freebsd/contrib/device-tree/Bindings/pinctrl/
H A Dmarvell,dove-pinctrl.txt64 pmu-nc Pin not driven by any PM function
65 pmu-low Pin driven low (0)
66 pmu-high Pin driven high (1)
67 pmic(sdi) Pin is used for PMIC SDI
68 cpu-pwr-down Pin is used for CPU_PWRDWN
69 standby-pwr-down Pin is used for STBY_PWRDWN
72 bat-fault Pin is used for BATTERY_FAULT
73 ext0-wakeup Pin is used for EXT0_WU
74 ext1-wakeup Pin is used for EXT0_WU
75 ext2-wakeup Pin is used for EXT0_WU
[all …]
H A Drenesas,rza1-pinctrl.txt1 Renesas RZ/A1 combined Pin and GPIO controller
3 The Renesas SoCs of the RZ/A1 family feature a combined Pin and GPIO controller,
5 Pin multiplexing and GPIO configuration is performed on a per-pin basis
11 Pin controller node
25 Pin controller node for RZ/A1H SoC (r7s72100)
39 - Pin multiplexing sub-nodes:
140 Pin #0 on port #3 is configured as alternate function #6.
141 Pin #2 on port #3 is configured as alternate function #4.
152 Pin #4 on port #1 is configured as alternate function #1.
153 Pin #5 on port #1 is configured as alternate function #1.
[all …]
H A Drenesas,rza2-pinctrl.txt1 Renesas RZ/A2 combined Pin and GPIO controller
3 The Renesas SoCs of the RZ/A2 series feature a combined Pin and GPIO controller.
4 Pin multiplexing and GPIO configuration is performed on a per-pin basis.
9 Pin controller node
25 Example: Pin controller node for RZ/A2M SoC (r7s9210)
42 - Pin multiplexing sub-nodes:
H A Dcnxt,cx92755-pinctrl.txt1 Conexant Digicolor CX92755 General Purpose Pin Mapping
7 === Pin Controller Node ===
12 - reg: Base address of the General Purpose Pin Mapping register block and the
34 === Pin Configuration Node ===
44 === Pin Group Node ===
56 Required Pin Group Node Properties:
H A Dberlin,pinctrl.txt1 * Pin-controller driver for the Marvell Berlin SoCs
3 Pin control registers are part of both chip controller and system
4 controller register sets. Pin controller nodes should be a sub-node of
H A Drenesas,rza2-pinctrl.yaml7 title: Renesas RZ/A2 combined Pin and GPIO controller
14 The Renesas SoCs of the RZ/A2 series feature a combined Pin and GPIO
16 Pin multiplexing and GPIO configuration is performed on a per-pin basis.
H A Drenesas,pfc-pinctrl.txt1 * Renesas Pin Function Controller (GPIO and Pin Mux/Config)
3 The Pin Function Controller (PFC) is a Pin Mux/Config controller. On SH73A0,
7 Pin Control
64 Pin configuration nodes contain pin configuration properties, either directly
77 Pin Configuration Node Properties:
H A Dfsl,imx7ulp-pinctrl.txt41 /* Pin Controller Node */
46 /* Pin Configuration Node */
/f-stack/freebsd/contrib/device-tree/Bindings/net/
H A Dmdio-mux-gpio.txt46 interrupts = <10 8>; /* Pin 10, active low */
55 interrupts = <10 8>; /* Pin 10, active low */
64 interrupts = <10 8>; /* Pin 10, active low */
73 interrupts = <10 8>; /* Pin 10, active low */
89 interrupts = <12 8>; /* Pin 12, active low */
98 interrupts = <12 8>; /* Pin 12, active low */
107 interrupts = <12 8>; /* Pin 12, active low */
116 interrupts = <12 8>; /* Pin 12, active low */
H A Dmdio-mux.txt56 interrupts = <10 8>; /* Pin 10, active low */
65 interrupts = <10 8>; /* Pin 10, active low */
74 interrupts = <10 8>; /* Pin 10, active low */
83 interrupts = <10 8>; /* Pin 10, active low */
99 interrupts = <12 8>; /* Pin 12, active low */
108 interrupts = <12 8>; /* Pin 12, active low */
117 interrupts = <12 8>; /* Pin 12, active low */
126 interrupts = <12 8>; /* Pin 12, active low */
/f-stack/freebsd/contrib/device-tree/Bindings/sound/
H A Drt274.txt18 * DMIC1 Pin
19 * DMIC2 Pin
23 * HPO Pin
H A Dak4613.yaml27 description: Input Pin 1 - 2.
31 description: Output Pin 1 - 6.
H A Dcs4265.txt20 codec_ad0_high: cs4265@4f { /* AD0 Pin is high */
26 codec_ad0_low: cs4265@4e { /* AD0 Pin is low */
/f-stack/freebsd/contrib/device-tree/Bindings/arm/hisilicon/
H A Dhisilicon-low-pin-count.txt1 Hisilicon Hip06 Low Pin Count device
2 Hisilicon Hip06 SoCs implement a Low Pin Count (LPC) controller, which

1234